]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8540ADS.h
fsl_ddr: Move DDR config options to driver Kconfig
[people/ms/u-boot.git] / include / configs / MPC8540ADS.h
CommitLineData
42d1f039 1/*
7c57f3e8 2 * Copyright 2004, 2011 Freescale Semiconductor.
42d1f039
WD
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
3765b3e7 6 * SPDX-License-Identifier: GPL-2.0+
42d1f039
WD
7 */
8
0ac6f8b7
WD
9/*
10 * mpc8540ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
92ac5208 15 * search for CONFIG_SERVERIP, etc in this file.
42d1f039
WD
16 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
2ae18241
WD
21/*
22 * default CCARBAR is at 0xff700000
23 * assume U-Boot is less than 0.5MB
24 */
25#define CONFIG_SYS_TEXT_BASE 0xfff80000
26
288693ab
JL
27#ifndef CONFIG_HAS_FEC
28#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
29#endif
30
842033e6 31#define CONFIG_PCI_INDIRECT_BRIDGE
0151cbac 32#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 33#define CONFIG_TSEC_ENET /* tsec ethernet support */
42d1f039 34#define CONFIG_ENV_OVERWRITE
42d1f039 35
0ac6f8b7
WD
36/*
37 * sysclk for MPC85xx
38 *
39 * Two valid values are:
40 * 33000000
41 * 66000000
42 *
43 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
9aea9530
WD
44 * is likely the desired value here, so that is now the default.
45 * The board, however, can run at 66MHz. In any event, this value
46 * must match the settings of some switches. Details can be found
47 * in the README.mpc85xxads.
34c3c0e0
MM
48 *
49 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
50 * 33MHz to accommodate, based on a PCI pin.
51 * Note that PCI-X won't work at 33MHz.
0ac6f8b7
WD
52 */
53
9aea9530 54#ifndef CONFIG_SYS_CLK_FREQ
34c3c0e0 55#define CONFIG_SYS_CLK_FREQ 33000000
42d1f039
WD
56#endif
57
0ac6f8b7
WD
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_L2_CACHE /* toggle L2 cache */
62#define CONFIG_BTB /* toggle branch predition */
42d1f039 63
6d0f6bcf
JCPV
64#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
65#define CONFIG_SYS_MEMTEST_END 0x00400000
42d1f039 66
e46fedfe
TT
67#define CONFIG_SYS_CCSRBAR 0xe0000000
68#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
42d1f039 69
9617c8d4 70/* DDR Setup */
9617c8d4
KG
71#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
72#define CONFIG_DDR_SPD
73#undef CONFIG_FSL_DDR_INTERACTIVE
74
75#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
9aea9530 76
6d0f6bcf
JCPV
77#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
78#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9aea9530 79
9617c8d4
KG
80#define CONFIG_NUM_DDR_CONTROLLERS 1
81#define CONFIG_DIMM_SLOTS_PER_CTLR 1
82#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
83
84/* I2C addresses of SPD EEPROMs */
85#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
86
87/* These are used when DDR doesn't use SPD. */
6d0f6bcf
JCPV
88#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
89#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
90#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
91#define CONFIG_SYS_DDR_TIMING_1 0x37344321
92#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
93#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
94#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
95#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
42d1f039 96
0ac6f8b7
WD
97/*
98 * SDRAM on the Local Bus
99 */
6d0f6bcf
JCPV
100#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
101#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
42d1f039 102
6d0f6bcf
JCPV
103#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
104#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
42d1f039 105
6d0f6bcf
JCPV
106#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
107#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
108#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
109#undef CONFIG_SYS_FLASH_CHECKSUM
110#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
111#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
0ac6f8b7 112
14d0a02a 113#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
42d1f039 114
6d0f6bcf
JCPV
115#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
116#define CONFIG_SYS_RAMBOOT
42d1f039 117#else
6d0f6bcf 118#undef CONFIG_SYS_RAMBOOT
42d1f039
WD
119#endif
120
00b1883a 121#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
122#define CONFIG_SYS_FLASH_CFI
123#define CONFIG_SYS_FLASH_EMPTY_INFO
42d1f039 124
0ac6f8b7
WD
125#undef CONFIG_CLOCKS_IN_MHZ
126
0ac6f8b7
WD
127/*
128 * Local Bus Definitions
129 */
130
131/*
132 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 133 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
0ac6f8b7
WD
134 *
135 * For BR2, need:
136 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
137 * port-size = 32-bits = BR2[19:20] = 11
138 * no parity checking = BR2[21:22] = 00
139 * SDRAM for MSEL = BR2[24:26] = 011
140 * Valid = BR[31] = 1
141 *
142 * 0 4 8 12 16 20 24 28
143 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
144 *
6d0f6bcf 145 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
0ac6f8b7
WD
146 * FIXME: the top 17 bits of BR2.
147 */
148
6d0f6bcf 149#define CONFIG_SYS_BR2_PRELIM 0xf0001861
0ac6f8b7
WD
150
151/*
6d0f6bcf 152 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
0ac6f8b7
WD
153 *
154 * For OR2, need:
155 * 64MB mask for AM, OR2[0:7] = 1111 1100
156 * XAM, OR2[17:18] = 11
157 * 9 columns OR2[19-21] = 010
158 * 13 rows OR2[23-25] = 100
159 * EAD set for extra time OR[31] = 1
160 *
161 * 0 4 8 12 16 20 24 28
162 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
163 */
164
6d0f6bcf 165#define CONFIG_SYS_OR2_PRELIM 0xfc006901
0ac6f8b7 166
6d0f6bcf
JCPV
167#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
168#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
169#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
170#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
0ac6f8b7 171
b0fe93ed
KG
172#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
173 | LSDMR_RFCR5 \
174 | LSDMR_PRETOACT3 \
175 | LSDMR_ACTTORW3 \
176 | LSDMR_BL8 \
177 | LSDMR_WRC2 \
178 | LSDMR_CL3 \
179 | LSDMR_RFEN \
0ac6f8b7
WD
180 )
181
182/*
183 * SDRAM Controller configuration sequence.
184 */
b0fe93ed
KG
185#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
186#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
187#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
188#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
189#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
0ac6f8b7 190
9aea9530
WD
191/*
192 * 32KB, 8-bit wide for ADS config reg
193 */
6d0f6bcf
JCPV
194#define CONFIG_SYS_BR4_PRELIM 0xf8000801
195#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
196#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
42d1f039 197
6d0f6bcf
JCPV
198#define CONFIG_SYS_INIT_RAM_LOCK 1
199#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 200#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
42d1f039 201
25ddd1fb 202#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 203#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
42d1f039 204
6d0f6bcf
JCPV
205#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
206#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
42d1f039
WD
207
208/* Serial Port */
209#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
210#define CONFIG_SYS_NS16550_SERIAL
211#define CONFIG_SYS_NS16550_REG_SIZE 1
212#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
42d1f039 213
6d0f6bcf 214#define CONFIG_SYS_BAUDRATE_TABLE \
42d1f039
WD
215 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
216
6d0f6bcf
JCPV
217#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
218#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
42d1f039 219
20476726
JL
220/*
221 * I2C
222 */
00f792e0
HS
223#define CONFIG_SYS_I2C
224#define CONFIG_SYS_I2C_FSL
225#define CONFIG_SYS_FSL_I2C_SPEED 400000
226#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
227#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
228#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
0ac6f8b7
WD
229
230/* RapidIO MMU */
5af0fdd8 231#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
10795f42 232#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
5af0fdd8 233#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
6d0f6bcf 234#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
0ac6f8b7
WD
235
236/*
237 * General PCI
362dd830 238 * Memory space is mapped 1-1, but I/O space must start from 0.
0ac6f8b7 239 */
5af0fdd8 240#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 241#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 242#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 243#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 244#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 245#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
246#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
247#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
42d1f039 248
42d1f039 249#if defined(CONFIG_PCI)
42d1f039 250#undef CONFIG_EEPRO100
0ac6f8b7
WD
251#undef CONFIG_TULIP
252
253#if !defined(CONFIG_PCI_PNP)
254 #define PCI_ENET0_IOADDR 0xe0000000
255 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 256 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
42d1f039 257#endif
0ac6f8b7
WD
258
259#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 260#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
0ac6f8b7
WD
261
262#endif /* CONFIG_PCI */
263
0ac6f8b7
WD
264#if defined(CONFIG_TSEC_ENET)
265
0ac6f8b7 266#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
267#define CONFIG_TSEC1 1
268#define CONFIG_TSEC1_NAME "TSEC0"
269#define CONFIG_TSEC2 1
270#define CONFIG_TSEC2_NAME "TSEC1"
0ac6f8b7
WD
271#define TSEC1_PHY_ADDR 0
272#define TSEC2_PHY_ADDR 1
0ac6f8b7
WD
273#define TSEC1_PHYIDX 0
274#define TSEC2_PHYIDX 0
3a79013e
AF
275#define TSEC1_FLAGS TSEC_GIGABIT
276#define TSEC2_FLAGS TSEC_GIGABIT
9aea9530 277
288693ab 278#if CONFIG_HAS_FEC
9aea9530 279#define CONFIG_MPC85XX_FEC 1
d9b94f28 280#define CONFIG_MPC85XX_FEC_NAME "FEC"
9aea9530 281#define FEC_PHY_ADDR 3
0ac6f8b7 282#define FEC_PHYIDX 0
3a79013e 283#define FEC_FLAGS 0
288693ab 284#endif
9aea9530 285
d9b94f28
JL
286/* Options are: TSEC[0-1], FEC */
287#define CONFIG_ETHPRIME "TSEC0"
0ac6f8b7
WD
288
289#endif /* CONFIG_TSEC_ENET */
290
0ac6f8b7
WD
291/*
292 * Environment
293 */
6d0f6bcf 294#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 295 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 296 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
297 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
298 #define CONFIG_ENV_SIZE 0x2000
42d1f039 299#else
6d0f6bcf 300 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 301 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 302 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 303 #define CONFIG_ENV_SIZE 0x2000
42d1f039
WD
304#endif
305
0ac6f8b7 306#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 307#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
42d1f039 308
659e2f67
JL
309/*
310 * BOOTP options
311 */
312#define CONFIG_BOOTP_BOOTFILESIZE
313#define CONFIG_BOOTP_BOOTPATH
314#define CONFIG_BOOTP_GATEWAY
315#define CONFIG_BOOTP_HOSTNAME
316
2835e518
JL
317/*
318 * Command line configuration.
319 */
1c9aa76b 320#define CONFIG_CMD_IRQ
2835e518
JL
321
322#if defined(CONFIG_PCI)
323 #define CONFIG_CMD_PCI
324#endif
325
0ac6f8b7 326#undef CONFIG_WATCHDOG /* watchdog disabled */
42d1f039
WD
327
328/*
329 * Miscellaneous configurable options
330 */
6d0f6bcf 331#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
332#define CONFIG_CMDLINE_EDITING /* Command-line editing */
333#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 334#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
0ac6f8b7 335
2835e518 336#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 337 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
42d1f039 338#else
6d0f6bcf 339 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
42d1f039 340#endif
0ac6f8b7 341
6d0f6bcf
JCPV
342#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
343#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
344#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
42d1f039
WD
345
346/*
347 * For booting Linux, the board info and command line data
a832ac41 348 * have to be in the first 64 MB of memory, since this is
42d1f039
WD
349 * the maximum mapped by the Linux kernel during initialization.
350 */
a832ac41
KG
351#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
352#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
42d1f039 353
2835e518 354#if defined(CONFIG_CMD_KGDB)
42d1f039 355#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
42d1f039
WD
356#endif
357
9aea9530
WD
358/*
359 * Environment Configuration
360 */
0ac6f8b7
WD
361
362/* The mac addresses for all ethernet interface */
42d1f039 363#if defined(CONFIG_TSEC_ENET)
10327dc5 364#define CONFIG_HAS_ETH0
e2ffd59b 365#define CONFIG_HAS_ETH1
e2ffd59b 366#define CONFIG_HAS_ETH2
42d1f039
WD
367#endif
368
0ac6f8b7
WD
369#define CONFIG_IPADDR 192.168.1.253
370
371#define CONFIG_HOSTNAME unknown
8b3637c6 372#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 373#define CONFIG_BOOTFILE "your.uImage"
0ac6f8b7
WD
374
375#define CONFIG_SERVERIP 192.168.1.1
376#define CONFIG_GATEWAYIP 192.168.1.1
377#define CONFIG_NETMASK 255.255.255.0
378
379#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
380
0ac6f8b7
WD
381#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
382
383#define CONFIG_BAUDRATE 115200
384
9aea9530 385#define CONFIG_EXTRA_ENV_SETTINGS \
0ac6f8b7
WD
386 "netdev=eth0\0" \
387 "consoledev=ttyS0\0" \
d3ec0d94 388 "ramdiskaddr=1000000\0" \
8272dc2f
AF
389 "ramdiskfile=your.ramdisk.u-boot\0" \
390 "fdtaddr=400000\0" \
391 "fdtfile=your.fdt.dtb\0"
0ac6f8b7 392
9aea9530 393#define CONFIG_NFSBOOTCOMMAND \
0ac6f8b7
WD
394 "setenv bootargs root=/dev/nfs rw " \
395 "nfsroot=$serverip:$rootpath " \
396 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
397 "console=$consoledev,$baudrate $othbootargs;" \
398 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
399 "tftp $fdtaddr $fdtfile;" \
400 "bootm $loadaddr - $fdtaddr"
0ac6f8b7
WD
401
402#define CONFIG_RAMBOOTCOMMAND \
403 "setenv bootargs root=/dev/ram rw " \
404 "console=$consoledev,$baudrate $othbootargs;" \
405 "tftp $ramdiskaddr $ramdiskfile;" \
406 "tftp $loadaddr $bootfile;" \
8272dc2f 407 "tftp $fdtaddr $fdtfile;" \
d3ec0d94 408 "bootm $loadaddr $ramdiskaddr $fdtaddr"
0ac6f8b7
WD
409
410#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
42d1f039
WD
411
412#endif /* __CONFIG_H */