]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8541CDS.h
Add LSDMR (SDRAM Mode Register) definition on localbus
[people/ms/u-boot.git] / include / configs / MPC8541CDS.h
CommitLineData
03f5c550
WD
1/*
2 * Copyright 2004 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8541cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
03f5c550
WD
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
9c4c5ae3 36#define CONFIG_CPM2 1 /* has CPM2 */
03f5c550
WD
37#define CONFIG_MPC8541 1 /* MPC8541 specific */
38#define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
39
40#define CONFIG_PCI
0151cbac 41#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 42#define CONFIG_TSEC_ENET /* tsec ethernet support */
03f5c550 43#define CONFIG_ENV_OVERWRITE
d9b94f28 44
2cfaa1aa 45#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
03f5c550 46
25eedb2c 47#define CONFIG_FSL_VIA
25eedb2c 48
03f5c550
WD
49/*
50 * When initializing flash, if we cannot find the manufacturer ID,
51 * assume this is the AMD flash associated with the CDS board.
52 * This allows booting from a promjet.
53 */
54#define CONFIG_ASSUME_AMD_FLASH
55
03f5c550
WD
56#ifndef __ASSEMBLY__
57extern unsigned long get_clock_freq(void);
58#endif
59#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
60
61/*
62 * These can be toggled for performance analysis, otherwise use default.
63 */
53677ef1 64#define CONFIG_L2_CACHE /* toggle L2 cache */
03f5c550 65#define CONFIG_BTB /* toggle branch predition */
03f5c550 66
6d0f6bcf
JCPV
67#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
03f5c550 69
03f5c550
WD
70/*
71 * Base addresses -- Note these are effective addresses where the
72 * actual resources get mapped (not physical addresses)
73 */
6d0f6bcf
JCPV
74#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
75#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
76#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
77#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
03f5c550 78
aa11d85c
JL
79/* DDR Setup */
80#define CONFIG_FSL_DDR1
81#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
83#undef CONFIG_FSL_DDR_INTERACTIVE
84
85#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
6d0f6bcf
JCPV
87#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
03f5c550 89
aa11d85c
JL
90#define CONFIG_NUM_DDR_CONTROLLERS 1
91#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
93
94/* I2C addresses of SPD EEPROMs */
95#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
03f5c550
WD
96
97/*
98 * Make sure required options are set
99 */
100#ifndef CONFIG_SPD_EEPROM
101#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
102#endif
103
7202d43d
JL
104#undef CONFIG_CLOCKS_IN_MHZ
105
03f5c550 106/*
7202d43d 107 * Local Bus Definitions
03f5c550 108 */
7202d43d
JL
109
110/*
111 * FLASH on the Local Bus
112 * Two banks, 8M each, using the CFI driver.
113 * Boot from BR0/OR0 bank at 0xff00_0000
114 * Alternate BR1/OR1 bank at 0xff80_0000
115 *
116 * BR0, BR1:
117 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
118 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
119 * Port Size = 16 bits = BRx[19:20] = 10
120 * Use GPCM = BRx[24:26] = 000
121 * Valid = BRx[31] = 1
122 *
123 * 0 4 8 12 16 20 24 28
124 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
125 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
126 *
127 * OR0, OR1:
128 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
129 * Reserved ORx[17:18] = 11, confusion here?
130 * CSNT = ORx[20] = 1
131 * ACS = half cycle delay = ORx[21:22] = 11
132 * SCY = 6 = ORx[24:27] = 0110
133 * TRLX = use relaxed timing = ORx[29] = 1
134 * EAD = use external address latch delay = OR[31] = 1
135 *
136 * 0 4 8 12 16 20 24 28
137 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
138 */
139
6d0f6bcf 140#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
03f5c550 141
6d0f6bcf
JCPV
142#define CONFIG_SYS_BR0_PRELIM 0xff801001
143#define CONFIG_SYS_BR1_PRELIM 0xff001001
03f5c550 144
6d0f6bcf
JCPV
145#define CONFIG_SYS_OR0_PRELIM 0xff806e65
146#define CONFIG_SYS_OR1_PRELIM 0xff806e65
03f5c550 147
6d0f6bcf
JCPV
148#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
149#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
151#undef CONFIG_SYS_FLASH_CHECKSUM
152#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
03f5c550 154
6d0f6bcf 155#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
03f5c550 156
00b1883a 157#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
158#define CONFIG_SYS_FLASH_CFI
159#define CONFIG_SYS_FLASH_EMPTY_INFO
03f5c550 160
03f5c550
WD
161
162/*
7202d43d 163 * SDRAM on the Local Bus
03f5c550 164 */
6d0f6bcf
JCPV
165#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
166#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
03f5c550
WD
167
168/*
169 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 170 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
03f5c550
WD
171 *
172 * For BR2, need:
173 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
174 * port-size = 32-bits = BR2[19:20] = 11
175 * no parity checking = BR2[21:22] = 00
176 * SDRAM for MSEL = BR2[24:26] = 011
177 * Valid = BR[31] = 1
178 *
179 * 0 4 8 12 16 20 24 28
180 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
181 *
6d0f6bcf 182 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
03f5c550
WD
183 * FIXME: the top 17 bits of BR2.
184 */
185
6d0f6bcf 186#define CONFIG_SYS_BR2_PRELIM 0xf0001861
03f5c550
WD
187
188/*
6d0f6bcf 189 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
03f5c550
WD
190 *
191 * For OR2, need:
192 * 64MB mask for AM, OR2[0:7] = 1111 1100
193 * XAM, OR2[17:18] = 11
194 * 9 columns OR2[19-21] = 010
195 * 13 rows OR2[23-25] = 100
196 * EAD set for extra time OR[31] = 1
197 *
198 * 0 4 8 12 16 20 24 28
199 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
200 */
201
6d0f6bcf 202#define CONFIG_SYS_OR2_PRELIM 0xfc006901
03f5c550 203
6d0f6bcf
JCPV
204#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
205#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
206#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
207#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
03f5c550
WD
208
209/*
210 * LSDMR masks
211 */
6d0f6bcf
JCPV
212#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
213#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
214#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
215#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
216#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
217#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
218#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
219#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
220#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
221#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
222
223#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
224#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
225#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
226#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
227#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
228#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
229#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
230#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
03f5c550
WD
231
232/*
233 * Common settings for all Local Bus SDRAM commands.
234 * At run time, either BSMA1516 (for CPU 1.1)
235 * or BSMA1617 (for CPU 1.0) (old)
236 * is OR'ed in too.
237 */
6d0f6bcf
JCPV
238#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \
239 | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \
240 | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \
241 | CONFIG_SYS_LBC_LSDMR_BL8 \
242 | CONFIG_SYS_LBC_LSDMR_WRC4 \
243 | CONFIG_SYS_LBC_LSDMR_CL3 \
244 | CONFIG_SYS_LBC_LSDMR_RFEN \
03f5c550
WD
245 )
246
247/*
248 * The CADMUS registers are connected to CS3 on CDS.
249 * The new memory map places CADMUS at 0xf8000000.
250 *
251 * For BR3, need:
252 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
253 * port-size = 8-bits = BR[19:20] = 01
254 * no parity checking = BR[21:22] = 00
255 * GPMC for MSEL = BR[24:26] = 000
256 * Valid = BR[31] = 1
257 *
258 * 0 4 8 12 16 20 24 28
259 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
260 *
261 * For OR3, need:
262 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
263 * disable buffer ctrl OR[19] = 0
264 * CSNT OR[20] = 1
265 * ACS OR[21:22] = 11
266 * XACS OR[23] = 1
267 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
268 * SETA OR[28] = 0
269 * TRLX OR[29] = 1
270 * EHTR OR[30] = 1
271 * EAD extra time OR[31] = 1
272 *
273 * 0 4 8 12 16 20 24 28
274 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
275 */
276
25eedb2c
JL
277#define CONFIG_FSL_CADMUS
278
03f5c550 279#define CADMUS_BASE_ADDR 0xf8000000
6d0f6bcf
JCPV
280#define CONFIG_SYS_BR3_PRELIM 0xf8000801
281#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
03f5c550 282
6d0f6bcf
JCPV
283#define CONFIG_SYS_INIT_RAM_LOCK 1
284#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
285#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
03f5c550 286
6d0f6bcf
JCPV
287#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
288#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
289#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
03f5c550 290
6d0f6bcf
JCPV
291#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
292#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
03f5c550
WD
293
294/* Serial Port */
295#define CONFIG_CONS_INDEX 2
296#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
297#define CONFIG_SYS_NS16550
298#define CONFIG_SYS_NS16550_SERIAL
299#define CONFIG_SYS_NS16550_REG_SIZE 1
300#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
03f5c550 301
6d0f6bcf 302#define CONFIG_SYS_BAUDRATE_TABLE \
03f5c550
WD
303 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
304
6d0f6bcf
JCPV
305#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
306#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
03f5c550
WD
307
308/* Use the HUSH parser */
6d0f6bcf
JCPV
309#define CONFIG_SYS_HUSH_PARSER
310#ifdef CONFIG_SYS_HUSH_PARSER
311#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
03f5c550
WD
312#endif
313
0e16387d 314/* pass open firmware flat tree */
b90d2549
KG
315#define CONFIG_OF_LIBFDT 1
316#define CONFIG_OF_BOARD_SETUP 1
317#define CONFIG_OF_STDOUT_VIA_ALIAS 1
0e16387d 318
6d0f6bcf
JCPV
319#define CONFIG_SYS_64BIT_VSPRINTF 1
320#define CONFIG_SYS_64BIT_STRTOUL 1
aa11d85c 321
20476726
JL
322/*
323 * I2C
324 */
325#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
326#define CONFIG_HARD_I2C /* I2C with hardware support*/
03f5c550 327#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
328#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
329#define CONFIG_SYS_I2C_SLAVE 0x7F
330#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
331#define CONFIG_SYS_I2C_OFFSET 0x3000
03f5c550 332
e8d18541
TT
333/* EEPROM */
334#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
335#define CONFIG_SYS_I2C_EEPROM_CCID
336#define CONFIG_SYS_ID_EEPROM
337#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
338#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 339
03f5c550
WD
340/*
341 * General PCI
362dd830 342 * Memory space is mapped 1-1, but I/O space must start from 0.
03f5c550 343 */
5af0fdd8 344#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 345#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 346#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 347#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 348#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 349#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
350#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
351#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
352
5af0fdd8 353#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
10795f42 354#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
5af0fdd8 355#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
6d0f6bcf 356#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 357#define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
5f91ef6a 358#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
6d0f6bcf
JCPV
359#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
360#define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
03f5c550 361
7f3f2bd2
RV
362#ifdef CONFIG_LEGACY
363#define BRIDGE_ID 17
364#define VIA_ID 2
365#else
366#define BRIDGE_ID 28
367#define VIA_ID 4
368#endif
03f5c550
WD
369
370#if defined(CONFIG_PCI)
371
bf1dfffd 372#define CONFIG_MPC85XX_PCI2
03f5c550 373#define CONFIG_NET_MULTI
53677ef1 374#define CONFIG_PCI_PNP /* do pci plug-and-play */
03f5c550
WD
375
376#undef CONFIG_EEPRO100
377#undef CONFIG_TULIP
378
03f5c550 379#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 380#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
03f5c550
WD
381
382#endif /* CONFIG_PCI */
383
384
385#if defined(CONFIG_TSEC_ENET)
386
387#ifndef CONFIG_NET_MULTI
53677ef1 388#define CONFIG_NET_MULTI 1
03f5c550
WD
389#endif
390
391#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
392#define CONFIG_TSEC1 1
393#define CONFIG_TSEC1_NAME "TSEC0"
394#define CONFIG_TSEC2 1
395#define CONFIG_TSEC2_NAME "TSEC1"
03f5c550
WD
396#define TSEC1_PHY_ADDR 0
397#define TSEC2_PHY_ADDR 1
03f5c550
WD
398#define TSEC1_PHYIDX 0
399#define TSEC2_PHYIDX 0
3a79013e
AF
400#define TSEC1_FLAGS TSEC_GIGABIT
401#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28
JL
402
403/* Options are: TSEC[0-1] */
404#define CONFIG_ETHPRIME "TSEC0"
03f5c550
WD
405
406#endif /* CONFIG_TSEC_ENET */
407
03f5c550
WD
408/*
409 * Environment
410 */
5a1aceb0 411#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 412#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
413#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
414#define CONFIG_ENV_SIZE 0x2000
03f5c550
WD
415
416#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 417#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
03f5c550 418
659e2f67
JL
419/*
420 * BOOTP options
421 */
422#define CONFIG_BOOTP_BOOTFILESIZE
423#define CONFIG_BOOTP_BOOTPATH
424#define CONFIG_BOOTP_GATEWAY
425#define CONFIG_BOOTP_HOSTNAME
426
427
2835e518
JL
428/*
429 * Command line configuration.
430 */
431#include <config_cmd_default.h>
432
433#define CONFIG_CMD_PING
434#define CONFIG_CMD_I2C
435#define CONFIG_CMD_MII
82ac8c97 436#define CONFIG_CMD_ELF
1c9aa76b
KG
437#define CONFIG_CMD_IRQ
438#define CONFIG_CMD_SETEXPR
2835e518 439
03f5c550 440#if defined(CONFIG_PCI)
2835e518 441 #define CONFIG_CMD_PCI
03f5c550 442#endif
2835e518 443
03f5c550
WD
444
445#undef CONFIG_WATCHDOG /* watchdog disabled */
446
447/*
448 * Miscellaneous configurable options
449 */
6d0f6bcf 450#define CONFIG_SYS_LONGHELP /* undef to save memory */
22abb2d2 451#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf
JCPV
452#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
453#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
2835e518 454#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 455#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
03f5c550 456#else
6d0f6bcf 457#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
03f5c550 458#endif
6d0f6bcf
JCPV
459#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
460#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
461#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
462#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
03f5c550
WD
463
464/*
465 * For booting Linux, the board info and command line data
466 * have to be in the first 8 MB of memory, since this is
467 * the maximum mapped by the Linux kernel during initialization.
468 */
6d0f6bcf 469#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
03f5c550 470
03f5c550
WD
471/*
472 * Internal Definitions
473 *
474 * Boot Flags
475 */
476#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
477#define BOOTFLAG_WARM 0x02 /* Software reboot */
478
2835e518 479#if defined(CONFIG_CMD_KGDB)
03f5c550
WD
480#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
481#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
482#endif
483
03f5c550
WD
484/*
485 * Environment Configuration
486 */
487
488/* The mac addresses for all ethernet interface */
489#if defined(CONFIG_TSEC_ENET)
10327dc5 490#define CONFIG_HAS_ETH0
03f5c550 491#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
e2ffd59b 492#define CONFIG_HAS_ETH1
03f5c550 493#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
e2ffd59b 494#define CONFIG_HAS_ETH2
03f5c550
WD
495#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
496#endif
497
498#define CONFIG_IPADDR 192.168.1.253
499
500#define CONFIG_HOSTNAME unknown
501#define CONFIG_ROOTPATH /nfsroot
502#define CONFIG_BOOTFILE your.uImage
503
504#define CONFIG_SERVERIP 192.168.1.1
505#define CONFIG_GATEWAYIP 192.168.1.1
506#define CONFIG_NETMASK 255.255.255.0
507
508#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
509
510#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
511#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
512
513#define CONFIG_BAUDRATE 115200
514
515#define CONFIG_EXTRA_ENV_SETTINGS \
516 "netdev=eth0\0" \
517 "consoledev=ttyS1\0" \
8272dc2f
AF
518 "ramdiskaddr=600000\0" \
519 "ramdiskfile=your.ramdisk.u-boot\0" \
520 "fdtaddr=400000\0" \
521 "fdtfile=your.fdt.dtb\0"
03f5c550
WD
522
523#define CONFIG_NFSBOOTCOMMAND \
524 "setenv bootargs root=/dev/nfs rw " \
525 "nfsroot=$serverip:$rootpath " \
526 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
527 "console=$consoledev,$baudrate $othbootargs;" \
528 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
529 "tftp $fdtaddr $fdtfile;" \
530 "bootm $loadaddr - $fdtaddr"
03f5c550
WD
531
532#define CONFIG_RAMBOOTCOMMAND \
533 "setenv bootargs root=/dev/ram rw " \
534 "console=$consoledev,$baudrate $othbootargs;" \
535 "tftp $ramdiskaddr $ramdiskfile;" \
536 "tftp $loadaddr $bootfile;" \
537 "bootm $loadaddr $ramdiskaddr"
538
539#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
540
03f5c550 541#endif /* __CONFIG_H */