]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8544DS.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / MPC8544DS.h
CommitLineData
0cde4b00 1/*
7c57f3e8 2 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
0cde4b00 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
0cde4b00
JL
5 */
6
7/*
8 * mpc8544ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
15#define CONFIG_BOOKE 1 /* BOOKE */
16#define CONFIG_E500 1 /* BOOKE e500 family */
0cde4b00
JL
17#define CONFIG_MPC8544 1
18#define CONFIG_MPC8544DS 1
19
2ae18241
WD
20#ifndef CONFIG_SYS_TEXT_BASE
21#define CONFIG_SYS_TEXT_BASE 0xfff80000
22#endif
23
837f1ba0 24#define CONFIG_PCI1 1 /* PCI controller 1 */
b38eaec5
RD
25#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
26#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
27#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
837f1ba0 28#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 29#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ff3de61 30#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 31#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
837f1ba0 32
4bcae9c9
KG
33#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
34
837f1ba0 35#define CONFIG_TSEC_ENET /* tsec ethernet support */
0cde4b00 36#define CONFIG_ENV_OVERWRITE
837f1ba0 37#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
0cde4b00 38
0cde4b00
JL
39#ifndef __ASSEMBLY__
40extern unsigned long get_board_sys_clk(unsigned long dummy);
41#endif
42#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
43
44/*
45 * These can be toggled for performance analysis, otherwise use default.
46 */
837f1ba0 47#define CONFIG_L2_CACHE /* toggle L2 cache */
0cde4b00 48#define CONFIG_BTB /* toggle branch predition */
0cde4b00
JL
49
50/*
51 * Only possible on E500 Version 2 or newer cores.
52 */
53#define CONFIG_ENABLE_36BIT_PHYS 1
54
6d0f6bcf
JCPV
55#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
56#define CONFIG_SYS_MEMTEST_END 0x00400000
837f1ba0 57#define CONFIG_PANIC_HANG /* do not reset board on panic */
0cde4b00 58
e46fedfe
TT
59#define CONFIG_SYS_CCSRBAR 0xe0000000
60#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
0cde4b00 61
1167a2fd 62/* DDR Setup */
5614e71b 63#define CONFIG_SYS_FSL_DDR2
1167a2fd
KG
64#undef CONFIG_FSL_DDR_INTERACTIVE
65#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
66#define CONFIG_DDR_SPD
67
9b0ad1b1 68#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
1167a2fd
KG
69#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
70
6d0f6bcf
JCPV
71#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
72#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1167a2fd
KG
73#define CONFIG_VERY_BIG_RAM
74
75#define CONFIG_NUM_DDR_CONTROLLERS 1
76#define CONFIG_DIMM_SLOTS_PER_CTLR 1
77#define CONFIG_CHIP_SELECTS_PER_CTRL 2
0cde4b00 78
1167a2fd 79/* I2C addresses of SPD EEPROMs */
0cde4b00
JL
80#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
81
1167a2fd 82/* Make sure required options are set */
0cde4b00
JL
83#ifndef CONFIG_SPD_EEPROM
84#error ("CONFIG_SPD_EEPROM is required")
85#endif
86
87#undef CONFIG_CLOCKS_IN_MHZ
88
89/*
90 * Memory map
91 *
92 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
93 *
94 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
95 *
96 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
97 *
98 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
99 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
100 *
101 * Localbus cacheable
102 *
103 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
104 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
105 *
106 * Localbus non-cacheable
107 *
108 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
109 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
110 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
111 *
112 */
113
114/*
115 * Local Bus Definitions
116 */
6d0f6bcf 117#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
0cde4b00 118
6d0f6bcf 119#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
0cde4b00 120
6d0f6bcf
JCPV
121#define CONFIG_SYS_BR0_PRELIM 0xff801001
122#define CONFIG_SYS_BR1_PRELIM 0xfe801001
0cde4b00 123
6d0f6bcf
JCPV
124#define CONFIG_SYS_OR0_PRELIM 0xff806e65
125#define CONFIG_SYS_OR1_PRELIM 0xff806e65
0cde4b00 126
6d0f6bcf 127#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
0cde4b00 128
6d0f6bcf
JCPV
129#define CONFIG_SYS_FLASH_QUIET_TEST
130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
132#undef CONFIG_SYS_FLASH_CHECKSUM
133#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
134#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
81e56e9a 135#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
0cde4b00 136
14d0a02a 137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
0cde4b00 138
00b1883a 139#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
140#define CONFIG_SYS_FLASH_CFI
141#define CONFIG_SYS_FLASH_EMPTY_INFO
0cde4b00 142
6d0f6bcf 143#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
0cde4b00 144
6d0f6bcf
JCPV
145#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
146#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
0cde4b00 147
6d0f6bcf
JCPV
148#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
149#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
0cde4b00 150
7608d75f 151#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
0cde4b00
JL
152#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
153#define PIXIS_ID 0x0 /* Board ID at offset 0 */
154#define PIXIS_VER 0x1 /* Board version at offset 1 */
155#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
156#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
157#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
158 * register */
159#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
160#define PIXIS_VCTL 0x10 /* VELA Control Register */
161#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
162#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
163#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
164#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
165#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
0cde4b00
JL
166#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
167#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
168#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
169#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
5a8a163a 170#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
6d0f6bcf 171#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
5a8a163a
AF
172#define PIXIS_VSPEED2_TSEC1SER 0x2
173#define PIXIS_VSPEED2_TSEC3SER 0x1
174#define PIXIS_VCFGEN1_TSEC1SER 0x20
175#define PIXIS_VCFGEN1_TSEC3SER 0x40
bff188ba
LY
176#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
177#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
0cde4b00 178
6d0f6bcf
JCPV
179#define CONFIG_SYS_INIT_RAM_LOCK 1
180#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
553f0982 181#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
1107014e 182
25ddd1fb 183#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 184#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
0cde4b00 185
6d0f6bcf
JCPV
186#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
187#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
0cde4b00
JL
188
189/* Serial Port - controlled on board with jumper J8
190 * open - index 2
191 * shorted - index 1
192 */
193#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
194#define CONFIG_SYS_NS16550_SERIAL
195#define CONFIG_SYS_NS16550_REG_SIZE 1
196#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
0cde4b00 197
6d0f6bcf 198#define CONFIG_SYS_BAUDRATE_TABLE \
0cde4b00
JL
199 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
200
6d0f6bcf
JCPV
201#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
202#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
0cde4b00 203
0cde4b00 204/* I2C */
00f792e0
HS
205#define CONFIG_SYS_I2C
206#define CONFIG_SYS_I2C_FSL
207#define CONFIG_SYS_FSL_I2C_SPEED 400000
208#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
7f25fdc7 209#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
00f792e0 210#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
6d0f6bcf 211#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
0cde4b00
JL
212
213/*
214 * General PCI
215 * Memory space is mapped 1-1, but I/O space must start from 0.
216 */
5af0fdd8 217#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
6d0f6bcf 218#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
5af0fdd8 219#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
6d0f6bcf 220#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
0cde4b00 221
5af0fdd8 222#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
10795f42 223#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
5af0fdd8 224#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
6d0f6bcf 225#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 226#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
5f91ef6a 227#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
228#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
229#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
0cde4b00 230
0cde4b00 231/* controller 2, Slot 1, tgtid 1, Base address 9000 */
64a1686a 232#define CONFIG_SYS_PCIE2_NAME "Slot 1"
5af0fdd8 233#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
10795f42 234#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
5af0fdd8 235#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
6d0f6bcf 236#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 237#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
5f91ef6a 238#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
6d0f6bcf
JCPV
239#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
240#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
0cde4b00
JL
241
242/* controller 1, Slot 2,tgtid 2, Base address a000 */
64a1686a 243#define CONFIG_SYS_PCIE1_NAME "Slot 2"
5af0fdd8 244#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
10795f42 245#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
5af0fdd8 246#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
6d0f6bcf 247#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
aca5f018 248#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
5f91ef6a 249#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
250#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
251#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
0cde4b00
JL
252
253/* controller 3, direct to uli, tgtid 3, Base address b000 */
64a1686a 254#define CONFIG_SYS_PCIE3_NAME "ULI"
5af0fdd8 255#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
10795f42 256#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
5af0fdd8 257#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
6d0f6bcf 258#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
aca5f018 259#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
5f91ef6a 260#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
6d0f6bcf
JCPV
261#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
262#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
5af0fdd8 263#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
10795f42 264#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
5af0fdd8 265#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
6d0f6bcf 266#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
0cde4b00
JL
267
268#if defined(CONFIG_PCI)
269
630d9bfc 270/*PCIE video card used*/
aca5f018 271#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
630d9bfc
KG
272
273/*PCI video card used*/
aca5f018 274/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
630d9bfc
KG
275
276/* video */
630d9bfc
KG
277
278#if defined(CONFIG_VIDEO)
279#define CONFIG_BIOSEMU
630d9bfc
KG
280#define CONFIG_ATI_RADEON_FB
281#define CONFIG_VIDEO_LOGO
6d0f6bcf 282#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
630d9bfc
KG
283#endif
284
0cde4b00
JL
285#define CONFIG_PCI_PNP /* do pci plug-and-play */
286
287#undef CONFIG_EEPRO100
288#undef CONFIG_TULIP
0cde4b00 289
0cde4b00 290#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
291 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
292 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
0cde4b00
JL
293 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
294#endif
295
296#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
297#define CONFIG_DOS_PARTITION
298#define CONFIG_SCSI_AHCI
299
300#ifdef CONFIG_SCSI_AHCI
344ca0b4 301#define CONFIG_LIBATA
0cde4b00 302#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
303#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
304#define CONFIG_SYS_SCSI_MAX_LUN 1
305#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
306#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
0cde4b00
JL
307#endif /* SCSCI */
308
309#endif /* CONFIG_PCI */
310
0cde4b00
JL
311#if defined(CONFIG_TSEC_ENET)
312
0cde4b00
JL
313#define CONFIG_MII 1 /* MII PHY management */
314#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
255a3577
KP
315#define CONFIG_TSEC1 1
316#define CONFIG_TSEC1_NAME "eTSEC1"
317#define CONFIG_TSEC3 1
318#define CONFIG_TSEC3_NAME "eTSEC3"
837f1ba0 319
bff188ba 320#define CONFIG_PIXIS_SGMII_CMD
652f7c2e
AF
321#define CONFIG_FSL_SGMII_RISER 1
322#define SGMII_RISER_PHY_OFFSET 0x1c
323
0cde4b00
JL
324#define TSEC1_PHY_ADDR 0
325#define TSEC3_PHY_ADDR 1
326
3a79013e
AF
327#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
328#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
329
0cde4b00
JL
330#define TSEC1_PHYIDX 0
331#define TSEC3_PHYIDX 0
332
333#define CONFIG_ETHPRIME "eTSEC1"
334
335#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
0cde4b00
JL
336#endif /* CONFIG_TSEC_ENET */
337
338/*
339 * Environment
340 */
5a1aceb0 341#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 342#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
0e8d1586 343#define CONFIG_ENV_ADDR 0xfff80000
0cde4b00 344#else
6d0f6bcf 345#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
0cde4b00 346#endif
0e8d1586
JCPV
347#define CONFIG_ENV_SIZE 0x2000
348#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
0cde4b00
JL
349
350#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 351#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
0cde4b00 352
659e2f67
JL
353/*
354 * BOOTP options
355 */
356#define CONFIG_BOOTP_BOOTFILESIZE
357#define CONFIG_BOOTP_BOOTPATH
358#define CONFIG_BOOTP_GATEWAY
359#define CONFIG_BOOTP_HOSTNAME
360
2835e518
JL
361/*
362 * Command line configuration.
363 */
1c9aa76b 364#define CONFIG_CMD_IRQ
199e262e 365#define CONFIG_CMD_REGINFO
2835e518 366
0cde4b00 367#if defined(CONFIG_PCI)
2835e518 368 #define CONFIG_CMD_PCI
c649e3c9 369 #define CONFIG_SCSI
0cde4b00 370#endif
2835e518 371
86a194b7
HJ
372/*
373 * USB
374 */
375#define CONFIG_USB_EHCI
376
377#ifdef CONFIG_USB_EHCI
86a194b7
HJ
378#define CONFIG_USB_EHCI_PCI
379#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
86a194b7
HJ
380#define CONFIG_PCI_EHCI_DEVICE 0
381#endif
0cde4b00
JL
382
383#undef CONFIG_WATCHDOG /* watchdog disabled */
384
385/*
386 * Miscellaneous configurable options
387 */
6d0f6bcf 388#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
389#define CONFIG_CMDLINE_EDITING /* Command-line editing */
390#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 391#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
2835e518 392#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 393#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
0cde4b00 394#else
6d0f6bcf 395#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
0cde4b00 396#endif
6d0f6bcf
JCPV
397#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
398#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
399#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
0cde4b00
JL
400
401/*
402 * For booting Linux, the board info and command line data
a832ac41 403 * have to be in the first 64 MB of memory, since this is
0cde4b00
JL
404 * the maximum mapped by the Linux kernel during initialization.
405 */
a832ac41
KG
406#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
407#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
0cde4b00 408
2835e518 409#if defined(CONFIG_CMD_KGDB)
0cde4b00 410#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
0cde4b00
JL
411#endif
412
413/*
414 * Environment Configuration
415 */
416
417/* The mac addresses for all ethernet interface */
418#if defined(CONFIG_TSEC_ENET)
ea5877e3 419#define CONFIG_HAS_ETH0
0cde4b00 420#define CONFIG_HAS_ETH1
0cde4b00
JL
421#endif
422
423#define CONFIG_IPADDR 192.168.1.251
424
425#define CONFIG_HOSTNAME 8544ds_unknown
8b3637c6 426#define CONFIG_ROOTPATH "/nfs/mpc85xx"
b3f44c21 427#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
837f1ba0 428#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
0cde4b00 429
50c03c8c
KG
430#define CONFIG_SERVERIP 192.168.1.1
431#define CONFIG_GATEWAYIP 192.168.1.1
0cde4b00
JL
432#define CONFIG_NETMASK 255.255.0.0
433
434#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
435
837f1ba0 436#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
0cde4b00
JL
437
438#define CONFIG_BAUDRATE 115200
439
837f1ba0 440#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
441"netdev=eth0\0" \
442"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
443"tftpflash=tftpboot $loadaddr $uboot; " \
444 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
445 " +$filesize; " \
446 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
447 " +$filesize; " \
448 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
449 " $filesize; " \
450 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
451 " +$filesize; " \
452 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
453 " $filesize\0" \
454"consoledev=ttyS0\0" \
455"ramdiskaddr=2000000\0" \
456"ramdiskfile=8544ds/ramdisk.uboot\0" \
b24a4f62 457"fdtaddr=1e00000\0" \
5368c55d
MV
458"fdtfile=8544ds/mpc8544ds.dtb\0" \
459"bdev=sda3\0"
0cde4b00
JL
460
461#define CONFIG_NFSBOOTCOMMAND \
462 "setenv bootargs root=/dev/nfs rw " \
463 "nfsroot=$serverip:$rootpath " \
464 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
465 "console=$consoledev,$baudrate $othbootargs;" \
466 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
467 "tftp $fdtaddr $fdtfile;" \
468 "bootm $loadaddr - $fdtaddr"
0cde4b00 469
837f1ba0 470#define CONFIG_RAMBOOTCOMMAND \
0cde4b00
JL
471 "setenv bootargs root=/dev/ram rw " \
472 "console=$consoledev,$baudrate $othbootargs;" \
473 "tftp $ramdiskaddr $ramdiskfile;" \
474 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
475 "tftp $fdtaddr $fdtfile;" \
476 "bootm $loadaddr $ramdiskaddr $fdtaddr"
0cde4b00 477
837f1ba0
ES
478#define CONFIG_BOOTCOMMAND \
479 "setenv bootargs root=/dev/$bdev rw " \
0cde4b00
JL
480 "console=$consoledev,$baudrate $othbootargs;" \
481 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
482 "tftp $fdtaddr $fdtfile;" \
483 "bootm $loadaddr - $fdtaddr"
0cde4b00
JL
484
485#endif /* __CONFIG_H */