]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
85xx: Fix merge duplication
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
f2cff6b1 2 * Copyright 2004, 2007 Freescale Semiconductor.
d9b94f28
JL
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
f2cff6b1 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
d9b94f28
JL
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
f2cff6b1
ES
39#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ff3de61 45#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
f2cff6b1
ES
46
47#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28
JL
48#define CONFIG_ENV_OVERWRITE
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_DLL /* possible DLL fix needed */
39b18c4f 51#undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
d9b94f28
JL
52
53#define CONFIG_DDR_ECC /* only for ECC DDR module */
54#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
55#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
f2cff6b1 56#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
d9b94f28 57
2cfaa1aa 58#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
d9b94f28
JL
59
60/*
61 * When initializing flash, if we cannot find the manufacturer ID,
62 * assume this is the AMD flash associated with the CDS board.
63 * This allows booting from a promjet.
64 */
65#define CONFIG_ASSUME_AMD_FLASH
66
67#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
68
69#ifndef __ASSEMBLY__
70extern unsigned long get_clock_freq(void);
71#endif
72#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
73
74/*
75 * These can be toggled for performance analysis, otherwise use default.
76 */
f2cff6b1
ES
77#define CONFIG_L2_CACHE /* toggle L2 cache */
78#define CONFIG_BTB /* toggle branch predition */
79#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
80#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
d9b94f28
JL
81
82/*
83 * Only possible on E500 Version 2 or newer cores.
84 */
85#define CONFIG_ENABLE_36BIT_PHYS 1
86
d9b94f28
JL
87#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
88
89#undef CFG_DRAM_TEST /* memory test, takes time */
90#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
91#define CFG_MEMTEST_END 0x00400000
92
93/*
94 * Base addresses -- Note these are effective addresses where the
95 * actual resources get mapped (not physical addresses)
96 */
f2cff6b1 97#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
d9b94f28 98#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
f69766e4 99#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
d9b94f28
JL
100#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
101
f2cff6b1
ES
102#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
103#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
104#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
105
d9b94f28
JL
106/*
107 * DDR Setup
108 */
109#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
110#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
111
112#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
113
114/*
115 * Make sure required options are set
116 */
117#ifndef CONFIG_SPD_EEPROM
118#error ("CONFIG_SPD_EEPROM is required")
119#endif
120
121#undef CONFIG_CLOCKS_IN_MHZ
122
d9b94f28
JL
123/*
124 * Local Bus Definitions
125 */
126
127/*
128 * FLASH on the Local Bus
129 * Two banks, 8M each, using the CFI driver.
130 * Boot from BR0/OR0 bank at 0xff00_0000
131 * Alternate BR1/OR1 bank at 0xff80_0000
132 *
133 * BR0, BR1:
134 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
135 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
136 * Port Size = 16 bits = BRx[19:20] = 10
137 * Use GPCM = BRx[24:26] = 000
138 * Valid = BRx[31] = 1
139 *
f2cff6b1
ES
140 * 0 4 8 12 16 20 24 28
141 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
142 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
143 *
144 * OR0, OR1:
145 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
146 * Reserved ORx[17:18] = 11, confusion here?
147 * CSNT = ORx[20] = 1
148 * ACS = half cycle delay = ORx[21:22] = 11
149 * SCY = 6 = ORx[24:27] = 0110
150 * TRLX = use relaxed timing = ORx[29] = 1
151 * EAD = use external address latch delay = OR[31] = 1
152 *
f2cff6b1
ES
153 * 0 4 8 12 16 20 24 28
154 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
155 */
156
f2cff6b1
ES
157#define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
158#define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
d9b94f28
JL
159
160#define CFG_BR0_PRELIM 0xff801001
161#define CFG_BR1_PRELIM 0xff001001
162
163#define CFG_OR0_PRELIM 0xff806e65
164#define CFG_OR1_PRELIM 0xff806e65
165
166#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
167#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
168#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
169#undef CFG_FLASH_CHECKSUM
170#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
171#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
172
f2cff6b1 173#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
d9b94f28
JL
174
175#define CFG_FLASH_CFI_DRIVER
176#define CFG_FLASH_CFI
177#define CFG_FLASH_EMPTY_INFO
178
179
180/*
181 * SDRAM on the Local Bus
182 */
f2cff6b1
ES
183#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
184#define CFG_LBC_CACHE_SIZE 64
185#define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
186#define CFG_LBC_NONCACHE_SIZE 64
187
188#define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
d9b94f28
JL
189#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
190
191/*
192 * Base Register 2 and Option Register 2 configure SDRAM.
193 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
194 *
195 * For BR2, need:
196 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
197 * port-size = 32-bits = BR2[19:20] = 11
198 * no parity checking = BR2[21:22] = 00
199 * SDRAM for MSEL = BR2[24:26] = 011
200 * Valid = BR[31] = 1
201 *
f2cff6b1 202 * 0 4 8 12 16 20 24 28
d9b94f28
JL
203 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
204 *
205 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
206 * FIXME: the top 17 bits of BR2.
207 */
208
f2cff6b1 209#define CFG_BR2_PRELIM 0xf0001861
d9b94f28
JL
210
211/*
212 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
213 *
214 * For OR2, need:
215 * 64MB mask for AM, OR2[0:7] = 1111 1100
216 * XAM, OR2[17:18] = 11
217 * 9 columns OR2[19-21] = 010
f2cff6b1 218 * 13 rows OR2[23-25] = 100
d9b94f28
JL
219 * EAD set for extra time OR[31] = 1
220 *
f2cff6b1 221 * 0 4 8 12 16 20 24 28
d9b94f28
JL
222 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
223 */
224
225#define CFG_OR2_PRELIM 0xfc006901
226
f2cff6b1
ES
227#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
228#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
229#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
230#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28
JL
231
232/*
233 * LSDMR masks
234 */
235#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
236#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
237#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
238#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
239#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
240#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
241#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
242#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
243#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
244#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
245
246#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
247#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
248#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
249#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
250#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
251#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
252#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
253#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
254
255/*
256 * Common settings for all Local Bus SDRAM commands.
257 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 258 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
259 * is OR'ed in too.
260 */
261#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
262 | CFG_LBC_LSDMR_PRETOACT7 \
263 | CFG_LBC_LSDMR_ACTTORW7 \
264 | CFG_LBC_LSDMR_BL8 \
265 | CFG_LBC_LSDMR_WRC4 \
266 | CFG_LBC_LSDMR_CL3 \
267 | CFG_LBC_LSDMR_RFEN \
268 )
269
270/*
271 * The CADMUS registers are connected to CS3 on CDS.
272 * The new memory map places CADMUS at 0xf8000000.
273 *
274 * For BR3, need:
275 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
276 * port-size = 8-bits = BR[19:20] = 01
277 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
278 * GPMC for MSEL = BR[24:26] = 000
279 * Valid = BR[31] = 1
d9b94f28 280 *
f2cff6b1 281 * 0 4 8 12 16 20 24 28
d9b94f28
JL
282 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
283 *
284 * For OR3, need:
f2cff6b1 285 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 286 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
287 * CSNT OR[20] = 1
288 * ACS OR[21:22] = 11
289 * XACS OR[23] = 1
d9b94f28 290 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
291 * SETA OR[28] = 0
292 * TRLX OR[29] = 1
293 * EHTR OR[30] = 1
294 * EAD extra time OR[31] = 1
d9b94f28 295 *
f2cff6b1 296 * 0 4 8 12 16 20 24 28
d9b94f28
JL
297 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
298 */
299
300#define CADMUS_BASE_ADDR 0xf8000000
f2cff6b1
ES
301#define CFG_BR3_PRELIM 0xf8000801
302#define CFG_OR3_PRELIM 0xfff00ff7
d9b94f28
JL
303
304#define CONFIG_L1_INIT_RAM
f2cff6b1 305#define CFG_INIT_RAM_LOCK 1
d9b94f28 306#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
f2cff6b1
ES
307#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
308
309#define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
d9b94f28 310
f2cff6b1 311#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
d9b94f28
JL
312#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
313#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
314
f2cff6b1
ES
315#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
316#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
d9b94f28
JL
317
318/* Serial Port */
f2cff6b1 319#define CONFIG_CONS_INDEX 2
d9b94f28
JL
320#undef CONFIG_SERIAL_SOFTWARE_FIFO
321#define CFG_NS16550
322#define CFG_NS16550_SERIAL
f2cff6b1 323#define CFG_NS16550_REG_SIZE 1
d9b94f28
JL
324#define CFG_NS16550_CLK get_bus_freq(0)
325
f2cff6b1 326#define CFG_BAUDRATE_TABLE \
d9b94f28
JL
327 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
328
f2cff6b1
ES
329#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
330#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
d9b94f28
JL
331
332/* Use the HUSH parser */
333#define CFG_HUSH_PARSER
f2cff6b1 334#ifdef CFG_HUSH_PARSER
d9b94f28
JL
335#define CFG_PROMPT_HUSH_PS2 "> "
336#endif
337
40d5fa35 338/* pass open firmware flat tree */
b90d2549
KG
339#define CONFIG_OF_LIBFDT 1
340#define CONFIG_OF_BOARD_SETUP 1
341#define CONFIG_OF_STDOUT_VIA_ALIAS 1
40d5fa35 342
20476726
JL
343/*
344 * I2C
345 */
346#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
347#define CONFIG_HARD_I2C /* I2C with hardware support*/
f2cff6b1 348#undef CONFIG_SOFT_I2C /* I2C bit-banged */
d9b94f28
JL
349#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
350#define CFG_I2C_EEPROM_ADDR 0x57
351#define CFG_I2C_SLAVE 0x7F
f2cff6b1 352#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
20476726 353#define CFG_I2C_OFFSET 0x3000
d9b94f28
JL
354
355/*
356 * General PCI
362dd830 357 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 358 */
f2cff6b1
ES
359#define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
360
d9b94f28
JL
361#define CFG_PCI1_MEM_BASE 0x80000000
362#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
f2cff6b1 363#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
cbfc7ce7
MM
364#define CFG_PCI1_IO_BASE 0x00000000
365#define CFG_PCI1_IO_PHYS 0xe2000000
f2cff6b1 366#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 367
f2cff6b1
ES
368#ifdef CONFIG_PCI2
369#define CFG_PCI2_MEM_BASE 0xa0000000
d9b94f28 370#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
f2cff6b1 371#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
ffa621a0 372#define CFG_PCI2_IO_BASE 0x00000000
41fb7e0f 373#define CFG_PCI2_IO_PHYS 0xe2800000
f2cff6b1
ES
374#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
375#endif
41fb7e0f 376
f2cff6b1
ES
377#ifdef CONFIG_PCIE1
378#define CFG_PCIE1_MEM_BASE 0xa0000000
379#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
380#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
381#define CFG_PCIE1_IO_BASE 0x00000000
382#define CFG_PCIE1_IO_PHYS 0xe3000000
383#define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
384#endif
d9b94f28 385
f2cff6b1 386#ifdef CONFIG_RIO
41fb7e0f
ZR
387/*
388 * RapidIO MMU
389 */
390#define CFG_RIO_MEM_BASE 0xC0000000
391#define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
f2cff6b1 392#endif
d9b94f28 393
7f3f2bd2
RV
394#ifdef CONFIG_LEGACY
395#define BRIDGE_ID 17
396#define VIA_ID 2
397#else
398#define BRIDGE_ID 28
399#define VIA_ID 4
400#endif
401
d9b94f28
JL
402#if defined(CONFIG_PCI)
403
404#define CONFIG_NET_MULTI
f2cff6b1 405#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
406
407#undef CONFIG_EEPRO100
408#undef CONFIG_TULIP
409
d9b94f28 410#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1
ES
411
412/* PCI view of System Memory */
413#define CFG_PCI_MEMORY_BUS 0x00000000
414#define CFG_PCI_MEMORY_PHYS 0x00000000
415#define CFG_PCI_MEMORY_SIZE 0x80000000
d9b94f28
JL
416
417#endif /* CONFIG_PCI */
418
419
420#if defined(CONFIG_TSEC_ENET)
421
422#ifndef CONFIG_NET_MULTI
f2cff6b1 423#define CONFIG_NET_MULTI 1
d9b94f28
JL
424#endif
425
426#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
427#define CONFIG_TSEC1 1
428#define CONFIG_TSEC1_NAME "eTSEC0"
429#define CONFIG_TSEC2 1
430#define CONFIG_TSEC2_NAME "eTSEC1"
431#define CONFIG_TSEC3 1
432#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 433#define CONFIG_TSEC4
255a3577 434#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
435#undef CONFIG_MPC85XX_FEC
436
437#define TSEC1_PHY_ADDR 0
438#define TSEC2_PHY_ADDR 1
439#define TSEC3_PHY_ADDR 2
440#define TSEC4_PHY_ADDR 3
d9b94f28
JL
441
442#define TSEC1_PHYIDX 0
443#define TSEC2_PHYIDX 0
444#define TSEC3_PHYIDX 0
445#define TSEC4_PHYIDX 0
3a79013e
AF
446#define TSEC1_FLAGS TSEC_GIGABIT
447#define TSEC2_FLAGS TSEC_GIGABIT
448#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
449#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
450
451/* Options are: eTSEC[0-3] */
452#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 453#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
454#endif /* CONFIG_TSEC_ENET */
455
456/*
457 * Environment
458 */
459#define CFG_ENV_IS_IN_FLASH 1
460#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
461#define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
462#define CFG_ENV_SIZE 0x2000
463
464#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
465#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
466
659e2f67
JL
467/*
468 * BOOTP options
469 */
470#define CONFIG_BOOTP_BOOTFILESIZE
471#define CONFIG_BOOTP_BOOTPATH
472#define CONFIG_BOOTP_GATEWAY
473#define CONFIG_BOOTP_HOSTNAME
474
475
2835e518
JL
476/*
477 * Command line configuration.
478 */
479#include <config_cmd_default.h>
480
481#define CONFIG_CMD_PING
482#define CONFIG_CMD_I2C
483#define CONFIG_CMD_MII
82ac8c97 484#define CONFIG_CMD_ELF
2835e518 485
d9b94f28 486#if defined(CONFIG_PCI)
2835e518 487 #define CONFIG_CMD_PCI
d9b94f28 488#endif
2835e518 489
d9b94f28
JL
490
491#undef CONFIG_WATCHDOG /* watchdog disabled */
492
493/*
494 * Miscellaneous configurable options
495 */
496#define CFG_LONGHELP /* undef to save memory */
22abb2d2 497#define CONFIG_CMDLINE_EDITING /* Command-line editing */
d9b94f28
JL
498#define CFG_LOAD_ADDR 0x2000000 /* default load address */
499#define CFG_PROMPT "=> " /* Monitor Command Prompt */
2835e518 500#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
501#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
502#else
503#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
504#endif
505#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
506#define CFG_MAXARGS 16 /* max number of command args */
507#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
508#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
509
510/*
511 * For booting Linux, the board info and command line data
512 * have to be in the first 8 MB of memory, since this is
513 * the maximum mapped by the Linux kernel during initialization.
514 */
f2cff6b1 515#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
d9b94f28 516
d9b94f28
JL
517/*
518 * Internal Definitions
519 *
520 * Boot Flags
521 */
522#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
523#define BOOTFLAG_WARM 0x02 /* Software reboot */
524
2835e518 525#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
526#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
527#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
528#endif
529
530/*
531 * Environment Configuration
532 */
533
534/* The mac addresses for all ethernet interface */
535#if defined(CONFIG_TSEC_ENET)
10327dc5 536#define CONFIG_HAS_ETH0
f2cff6b1 537#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
d9b94f28 538#define CONFIG_HAS_ETH1
f2cff6b1 539#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
d9b94f28 540#define CONFIG_HAS_ETH2
f2cff6b1 541#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
09f3e09e 542#define CONFIG_HAS_ETH3
f2cff6b1 543#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
d9b94f28
JL
544#endif
545
f2cff6b1 546#define CONFIG_IPADDR 192.168.1.253
d9b94f28 547
f2cff6b1
ES
548#define CONFIG_HOSTNAME unknown
549#define CONFIG_ROOTPATH /nfsroot
550#define CONFIG_BOOTFILE 8548cds/uImage.uboot
551#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 552
f2cff6b1 553#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 554#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 555#define CONFIG_NETMASK 255.255.255.0
d9b94f28 556
f2cff6b1 557#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 558
f2cff6b1
ES
559#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
560#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
561
562#define CONFIG_BAUDRATE 115200
563
f2cff6b1
ES
564#define CONFIG_EXTRA_ENV_SETTINGS \
565 "netdev=eth0\0" \
566 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
567 "tftpflash=tftpboot $loadaddr $uboot; " \
568 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
569 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
570 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
571 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
572 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
573 "consoledev=ttyS1\0" \
574 "ramdiskaddr=2000000\0" \
6c543597 575 "ramdiskfile=ramdisk.uboot\0" \
4bf4abb8 576 "fdtaddr=c00000\0" \
22abb2d2 577 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
578
579#define CONFIG_NFSBOOTCOMMAND \
580 "setenv bootargs root=/dev/nfs rw " \
581 "nfsroot=$serverip:$rootpath " \
d9b94f28 582 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
583 "console=$consoledev,$baudrate $othbootargs;" \
584 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
585 "tftp $fdtaddr $fdtfile;" \
586 "bootm $loadaddr - $fdtaddr"
8272dc2f 587
d9b94f28
JL
588
589#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
590 "setenv bootargs root=/dev/ram rw " \
591 "console=$consoledev,$baudrate $othbootargs;" \
592 "tftp $ramdiskaddr $ramdiskfile;" \
593 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
594 "tftp $fdtaddr $fdtfile;" \
595 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
596
597#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
598
599#endif /* __CONFIG_H */