]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
8b47d7ec 2 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
d9b94f28 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
d9b94f28
JL
5 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
9ae14ca2
YS
16#define CONFIG_DISPLAY_BOARDINFO
17
b76aef60 18#ifdef CONFIG_36BIT
19#define CONFIG_PHYS_64BIT
20#endif
21
d9b94f28
JL
22/* High Level Configuration Options */
23#define CONFIG_BOOKE 1 /* BOOKE */
24#define CONFIG_E500 1 /* BOOKE e500 family */
d9b94f28
JL
25#define CONFIG_MPC8548 1 /* MPC8548 specific */
26#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
27
2ae18241
WD
28#ifndef CONFIG_SYS_TEXT_BASE
29#define CONFIG_SYS_TEXT_BASE 0xfff80000
30#endif
31
8b47d7ec
KG
32#define CONFIG_SYS_SRIO
33#define CONFIG_SRIO1 /* SRIO port 1 */
34
f2cff6b1
ES
35#define CONFIG_PCI /* enable any pci type devices */
36#define CONFIG_PCI1 /* PCI controller 1 */
37#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
f2cff6b1
ES
38#undef CONFIG_PCI2
39#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 40#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ff3de61 41#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 42#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
f2cff6b1
ES
43
44#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28 45#define CONFIG_ENV_OVERWRITE
f2cff6b1 46#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
2cfaa1aa 47#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
d9b94f28 48
25eedb2c 49#define CONFIG_FSL_VIA
25eedb2c 50
d9b94f28
JL
51#ifndef __ASSEMBLY__
52extern unsigned long get_clock_freq(void);
53#endif
54#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
55
56/*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
f2cff6b1
ES
59#define CONFIG_L2_CACHE /* toggle L2 cache */
60#define CONFIG_BTB /* toggle branch predition */
d9b94f28
JL
61
62/*
63 * Only possible on E500 Version 2 or newer cores.
64 */
65#define CONFIG_ENABLE_36BIT_PHYS 1
66
b76aef60 67#ifdef CONFIG_PHYS_64BIT
68#define CONFIG_ADDR_MAP
69#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
70#endif
71
6d0f6bcf
JCPV
72#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
73#define CONFIG_SYS_MEMTEST_END 0x00400000
d9b94f28 74
e46fedfe
TT
75#define CONFIG_SYS_CCSRBAR 0xe0000000
76#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
d9b94f28 77
e31d2c1e 78/* DDR Setup */
5614e71b 79#define CONFIG_SYS_FSL_DDR2
e31d2c1e
JL
80#undef CONFIG_FSL_DDR_INTERACTIVE
81#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
e31d2c1e 83
867b06f4 84#define CONFIG_DDR_ECC
9b0ad1b1 85#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
e31d2c1e
JL
86#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
87
6d0f6bcf
JCPV
88#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
d9b94f28 90
e31d2c1e
JL
91#define CONFIG_NUM_DDR_CONTROLLERS 1
92#define CONFIG_DIMM_SLOTS_PER_CTLR 1
93#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
d9b94f28 94
e31d2c1e
JL
95/* I2C addresses of SPD EEPROMs */
96#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
97
98/* Make sure required options are set */
d9b94f28
JL
99#ifndef CONFIG_SPD_EEPROM
100#error ("CONFIG_SPD_EEPROM is required")
101#endif
102
103#undef CONFIG_CLOCKS_IN_MHZ
fff80975 104/*
105 * Physical Address Map
106 *
107 * 32bit:
108 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
109 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
110 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
111 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
112 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
113 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
114 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
115 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
116 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
117 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
118 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
119 *
b76aef60 120 * 36bit:
121 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
122 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
123 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
124 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
125 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
126 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
127 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
128 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
129 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
130 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
131 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
132 *
fff80975 133 */
134
d9b94f28 135
d9b94f28
JL
136/*
137 * Local Bus Definitions
138 */
139
140/*
141 * FLASH on the Local Bus
142 * Two banks, 8M each, using the CFI driver.
143 * Boot from BR0/OR0 bank at 0xff00_0000
144 * Alternate BR1/OR1 bank at 0xff80_0000
145 *
146 * BR0, BR1:
147 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
148 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
149 * Port Size = 16 bits = BRx[19:20] = 10
150 * Use GPCM = BRx[24:26] = 000
151 * Valid = BRx[31] = 1
152 *
f2cff6b1
ES
153 * 0 4 8 12 16 20 24 28
154 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
155 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
156 *
157 * OR0, OR1:
158 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
159 * Reserved ORx[17:18] = 11, confusion here?
160 * CSNT = ORx[20] = 1
161 * ACS = half cycle delay = ORx[21:22] = 11
162 * SCY = 6 = ORx[24:27] = 0110
163 * TRLX = use relaxed timing = ORx[29] = 1
164 * EAD = use external address latch delay = OR[31] = 1
165 *
f2cff6b1
ES
166 * 0 4 8 12 16 20 24 28
167 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
168 */
169
fff80975 170#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
b76aef60 171#ifdef CONFIG_PHYS_64BIT
172#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
173#else
fff80975 174#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
b76aef60 175#endif
d9b94f28 176
fff80975 177#define CONFIG_SYS_BR0_PRELIM \
7ee41107 178 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
fff80975 179#define CONFIG_SYS_BR1_PRELIM \
180 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
d9b94f28 181
6d0f6bcf
JCPV
182#define CONFIG_SYS_OR0_PRELIM 0xff806e65
183#define CONFIG_SYS_OR1_PRELIM 0xff806e65
d9b94f28 184
fff80975 185#define CONFIG_SYS_FLASH_BANKS_LIST \
186 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
6d0f6bcf
JCPV
187#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
188#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
189#undef CONFIG_SYS_FLASH_CHECKSUM
190#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
191#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
d9b94f28 192
14d0a02a 193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d9b94f28 194
00b1883a 195#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
196#define CONFIG_SYS_FLASH_CFI
197#define CONFIG_SYS_FLASH_EMPTY_INFO
d9b94f28 198
867b06f4 199#define CONFIG_HWCONFIG /* enable hwconfig */
d9b94f28
JL
200
201/*
202 * SDRAM on the Local Bus
203 */
fff80975 204#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
b76aef60 205#ifdef CONFIG_PHYS_64BIT
206#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
207#else
fff80975 208#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
b76aef60 209#endif
6d0f6bcf 210#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
d9b94f28
JL
211
212/*
213 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 214 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
d9b94f28
JL
215 *
216 * For BR2, need:
217 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
218 * port-size = 32-bits = BR2[19:20] = 11
219 * no parity checking = BR2[21:22] = 00
220 * SDRAM for MSEL = BR2[24:26] = 011
221 * Valid = BR[31] = 1
222 *
f2cff6b1 223 * 0 4 8 12 16 20 24 28
d9b94f28
JL
224 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
225 *
6d0f6bcf 226 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
d9b94f28
JL
227 * FIXME: the top 17 bits of BR2.
228 */
229
fff80975 230#define CONFIG_SYS_BR2_PRELIM \
231 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
232 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
d9b94f28
JL
233
234/*
6d0f6bcf 235 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
d9b94f28
JL
236 *
237 * For OR2, need:
238 * 64MB mask for AM, OR2[0:7] = 1111 1100
239 * XAM, OR2[17:18] = 11
240 * 9 columns OR2[19-21] = 010
f2cff6b1 241 * 13 rows OR2[23-25] = 100
d9b94f28
JL
242 * EAD set for extra time OR[31] = 1
243 *
f2cff6b1 244 * 0 4 8 12 16 20 24 28
d9b94f28
JL
245 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
246 */
247
6d0f6bcf 248#define CONFIG_SYS_OR2_PRELIM 0xfc006901
d9b94f28 249
6d0f6bcf
JCPV
250#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
251#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
252#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
253#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28 254
d9b94f28
JL
255/*
256 * Common settings for all Local Bus SDRAM commands.
257 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 258 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
259 * is OR'ed in too.
260 */
b0fe93ed
KG
261#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
262 | LSDMR_PRETOACT7 \
263 | LSDMR_ACTTORW7 \
264 | LSDMR_BL8 \
265 | LSDMR_WRC4 \
266 | LSDMR_CL3 \
267 | LSDMR_RFEN \
d9b94f28
JL
268 )
269
270/*
271 * The CADMUS registers are connected to CS3 on CDS.
272 * The new memory map places CADMUS at 0xf8000000.
273 *
274 * For BR3, need:
275 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
276 * port-size = 8-bits = BR[19:20] = 01
277 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
278 * GPMC for MSEL = BR[24:26] = 000
279 * Valid = BR[31] = 1
d9b94f28 280 *
f2cff6b1 281 * 0 4 8 12 16 20 24 28
d9b94f28
JL
282 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
283 *
284 * For OR3, need:
f2cff6b1 285 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 286 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
287 * CSNT OR[20] = 1
288 * ACS OR[21:22] = 11
289 * XACS OR[23] = 1
d9b94f28 290 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
291 * SETA OR[28] = 0
292 * TRLX OR[29] = 1
293 * EHTR OR[30] = 1
294 * EAD extra time OR[31] = 1
d9b94f28 295 *
f2cff6b1 296 * 0 4 8 12 16 20 24 28
d9b94f28
JL
297 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
298 */
299
25eedb2c
JL
300#define CONFIG_FSL_CADMUS
301
d9b94f28 302#define CADMUS_BASE_ADDR 0xf8000000
b76aef60 303#ifdef CONFIG_PHYS_64BIT
304#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
305#else
fff80975 306#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
b76aef60 307#endif
fff80975 308#define CONFIG_SYS_BR3_PRELIM \
309 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
6d0f6bcf 310#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
d9b94f28 311
6d0f6bcf
JCPV
312#define CONFIG_SYS_INIT_RAM_LOCK 1
313#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 314#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
f2cff6b1 315
25ddd1fb 316#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d9b94f28 318
6d0f6bcf 319#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
867b06f4 320#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
d9b94f28
JL
321
322/* Serial Port */
f2cff6b1 323#define CONFIG_CONS_INDEX 2
6d0f6bcf
JCPV
324#define CONFIG_SYS_NS16550_SERIAL
325#define CONFIG_SYS_NS16550_REG_SIZE 1
326#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
d9b94f28 327
6d0f6bcf 328#define CONFIG_SYS_BAUDRATE_TABLE \
d9b94f28
JL
329 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
330
6d0f6bcf
JCPV
331#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
332#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
d9b94f28 333
20476726
JL
334/*
335 * I2C
336 */
00f792e0
HS
337#define CONFIG_SYS_I2C
338#define CONFIG_SYS_I2C_FSL
339#define CONFIG_SYS_FSL_I2C_SPEED 400000
340#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
341#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
342#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
d9b94f28 343
e8d18541
TT
344/* EEPROM */
345#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
346#define CONFIG_SYS_I2C_EEPROM_CCID
347#define CONFIG_SYS_ID_EEPROM
348#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
349#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 350
d9b94f28
JL
351/*
352 * General PCI
362dd830 353 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 354 */
5af0fdd8 355#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
b76aef60 356#ifdef CONFIG_PHYS_64BIT
357#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
358#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
359#else
10795f42 360#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 361#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
b76aef60 362#endif
6d0f6bcf 363#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 364#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 365#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
b76aef60 366#ifdef CONFIG_PHYS_64BIT
367#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
368#else
6d0f6bcf 369#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
b76aef60 370#endif
6d0f6bcf 371#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 372
f2cff6b1 373#ifdef CONFIG_PCIE1
f5fa8f36 374#define CONFIG_SYS_PCIE1_NAME "Slot"
5af0fdd8 375#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
b76aef60 376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
378#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
379#else
10795f42 380#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
5af0fdd8 381#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
b76aef60 382#endif
6d0f6bcf 383#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 384#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
5f91ef6a 385#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
b76aef60 386#ifdef CONFIG_PHYS_64BIT
387#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
388#else
6d0f6bcf 389#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
b76aef60 390#endif
6d0f6bcf 391#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
f2cff6b1 392#endif
d9b94f28 393
41fb7e0f
ZR
394/*
395 * RapidIO MMU
396 */
fff80975 397#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
b76aef60 398#ifdef CONFIG_PHYS_64BIT
399#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
400#else
fff80975 401#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
b76aef60 402#endif
8b47d7ec 403#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
d9b94f28 404
7f3f2bd2
RV
405#ifdef CONFIG_LEGACY
406#define BRIDGE_ID 17
407#define VIA_ID 2
408#else
409#define BRIDGE_ID 28
410#define VIA_ID 4
411#endif
412
d9b94f28
JL
413#if defined(CONFIG_PCI)
414
f2cff6b1 415#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
416
417#undef CONFIG_EEPRO100
418#undef CONFIG_TULIP
419
867b06f4 420#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1 421
d9b94f28
JL
422#endif /* CONFIG_PCI */
423
424
425#if defined(CONFIG_TSEC_ENET)
426
d9b94f28 427#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
428#define CONFIG_TSEC1 1
429#define CONFIG_TSEC1_NAME "eTSEC0"
430#define CONFIG_TSEC2 1
431#define CONFIG_TSEC2_NAME "eTSEC1"
432#define CONFIG_TSEC3 1
433#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 434#define CONFIG_TSEC4
255a3577 435#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
436#undef CONFIG_MPC85XX_FEC
437
d3701228 438#define CONFIG_PHY_MARVELL
439
d9b94f28
JL
440#define TSEC1_PHY_ADDR 0
441#define TSEC2_PHY_ADDR 1
442#define TSEC3_PHY_ADDR 2
443#define TSEC4_PHY_ADDR 3
d9b94f28
JL
444
445#define TSEC1_PHYIDX 0
446#define TSEC2_PHYIDX 0
447#define TSEC3_PHYIDX 0
448#define TSEC4_PHYIDX 0
3a79013e
AF
449#define TSEC1_FLAGS TSEC_GIGABIT
450#define TSEC2_FLAGS TSEC_GIGABIT
451#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
452#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
453
454/* Options are: eTSEC[0-3] */
455#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 456#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
457#endif /* CONFIG_TSEC_ENET */
458
459/*
460 * Environment
461 */
5a1aceb0 462#define CONFIG_ENV_IS_IN_FLASH 1
867b06f4 463#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
464#define CONFIG_ENV_ADDR 0xfff80000
465#else
466#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
467#endif
468#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
0e8d1586 469#define CONFIG_ENV_SIZE 0x2000
d9b94f28
JL
470
471#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 472#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
d9b94f28 473
659e2f67
JL
474/*
475 * BOOTP options
476 */
477#define CONFIG_BOOTP_BOOTFILESIZE
478#define CONFIG_BOOTP_BOOTPATH
479#define CONFIG_BOOTP_GATEWAY
480#define CONFIG_BOOTP_HOSTNAME
481
482
2835e518
JL
483/*
484 * Command line configuration.
485 */
2835e518
JL
486#define CONFIG_CMD_PING
487#define CONFIG_CMD_I2C
488#define CONFIG_CMD_MII
1c9aa76b 489#define CONFIG_CMD_IRQ
199e262e 490#define CONFIG_CMD_REGINFO
2835e518 491
d9b94f28 492#if defined(CONFIG_PCI)
2835e518 493 #define CONFIG_CMD_PCI
d9b94f28 494#endif
2835e518 495
d9b94f28
JL
496
497#undef CONFIG_WATCHDOG /* watchdog disabled */
498
499/*
500 * Miscellaneous configurable options
501 */
6d0f6bcf 502#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
503#define CONFIG_CMDLINE_EDITING /* Command-line editing */
504#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 505#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
2835e518 506#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 507#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d9b94f28 508#else
6d0f6bcf 509#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d9b94f28 510#endif
6d0f6bcf
JCPV
511#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
512#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
513#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d9b94f28
JL
514
515/*
516 * For booting Linux, the board info and command line data
a832ac41 517 * have to be in the first 64 MB of memory, since this is
d9b94f28
JL
518 * the maximum mapped by the Linux kernel during initialization.
519 */
a832ac41
KG
520#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
521#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d9b94f28 522
2835e518 523#if defined(CONFIG_CMD_KGDB)
d9b94f28 524#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
d9b94f28
JL
525#endif
526
527/*
528 * Environment Configuration
529 */
d9b94f28 530#if defined(CONFIG_TSEC_ENET)
10327dc5 531#define CONFIG_HAS_ETH0
d9b94f28 532#define CONFIG_HAS_ETH1
d9b94f28 533#define CONFIG_HAS_ETH2
09f3e09e 534#define CONFIG_HAS_ETH3
d9b94f28
JL
535#endif
536
f2cff6b1 537#define CONFIG_IPADDR 192.168.1.253
d9b94f28 538
f2cff6b1 539#define CONFIG_HOSTNAME unknown
8b3637c6 540#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 541#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
f2cff6b1 542#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 543
f2cff6b1 544#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 545#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 546#define CONFIG_NETMASK 255.255.255.0
d9b94f28 547
f2cff6b1 548#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 549
f2cff6b1
ES
550#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
551#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
552
553#define CONFIG_BAUDRATE 115200
554
867b06f4 555#define CONFIG_EXTRA_ENV_SETTINGS \
556 "hwconfig=fsl_ddr:ecc=off\0" \
557 "netdev=eth0\0" \
5368c55d 558 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
867b06f4 559 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
560 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
561 " +$filesize; " \
562 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
563 " +$filesize; " \
564 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
565 " $filesize; " \
566 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
567 " +$filesize; " \
568 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
569 " $filesize\0" \
867b06f4 570 "consoledev=ttyS1\0" \
571 "ramdiskaddr=2000000\0" \
572 "ramdiskfile=ramdisk.uboot\0" \
573 "fdtaddr=c00000\0" \
574 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
575
576#define CONFIG_NFSBOOTCOMMAND \
577 "setenv bootargs root=/dev/nfs rw " \
578 "nfsroot=$serverip:$rootpath " \
d9b94f28 579 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
580 "console=$consoledev,$baudrate $othbootargs;" \
581 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
582 "tftp $fdtaddr $fdtfile;" \
583 "bootm $loadaddr - $fdtaddr"
8272dc2f 584
d9b94f28
JL
585
586#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
587 "setenv bootargs root=/dev/ram rw " \
588 "console=$consoledev,$baudrate $othbootargs;" \
589 "tftp $ramdiskaddr $ramdiskfile;" \
590 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
591 "tftp $fdtaddr $fdtfile;" \
592 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
593
594#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
595
596#endif /* __CONFIG_H */