]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8555CDS.h
85xx: Introduce CONFIG_SYS_PCI*_MEM_VIRT for FSL boards
[people/ms/u-boot.git] / include / configs / MPC8555CDS.h
CommitLineData
03f5c550
WD
1/*
2 * Copyright 2004 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8555cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
03f5c550
WD
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
9c4c5ae3 36#define CONFIG_CPM2 1 /* has CPM2 */
03f5c550
WD
37#define CONFIG_MPC8555 1 /* MPC8555 specific */
38#define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */
39
40#define CONFIG_PCI
0151cbac 41#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 42#define CONFIG_TSEC_ENET /* tsec ethernet support */
03f5c550 43#define CONFIG_ENV_OVERWRITE
2cfaa1aa 44#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
03f5c550 45
25eedb2c 46#define CONFIG_FSL_VIA
e8d18541 47
25eedb2c 48
03f5c550
WD
49/*
50 * When initializing flash, if we cannot find the manufacturer ID,
51 * assume this is the AMD flash associated with the CDS board.
52 * This allows booting from a promjet.
53 */
54#define CONFIG_ASSUME_AMD_FLASH
55
03f5c550
WD
56#ifndef __ASSEMBLY__
57extern unsigned long get_clock_freq(void);
58#endif
59#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
60
61/*
62 * These can be toggled for performance analysis, otherwise use default.
63 */
53677ef1 64#define CONFIG_L2_CACHE /* toggle L2 cache */
03f5c550 65#define CONFIG_BTB /* toggle branch predition */
03f5c550 66
6d0f6bcf
JCPV
67#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
68#define CONFIG_SYS_MEMTEST_END 0x00400000
03f5c550 69
03f5c550
WD
70/*
71 * Base addresses -- Note these are effective addresses where the
72 * actual resources get mapped (not physical addresses)
73 */
6d0f6bcf
JCPV
74#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
75#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
76#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
77#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
03f5c550 78
2b40edb1
JL
79/* DDR Setup */
80#define CONFIG_FSL_DDR1
81#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82#define CONFIG_DDR_SPD
83#undef CONFIG_FSL_DDR_INTERACTIVE
84
85#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
6d0f6bcf
JCPV
87#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
03f5c550 89
2b40edb1
JL
90#define CONFIG_NUM_DDR_CONTROLLERS 1
91#define CONFIG_DIMM_SLOTS_PER_CTLR 1
92#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
03f5c550 93
2b40edb1
JL
94/* I2C addresses of SPD EEPROMs */
95#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
96
97/* Make sure required options are set */
03f5c550
WD
98#ifndef CONFIG_SPD_EEPROM
99#error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
100#endif
101
7202d43d
JL
102#undef CONFIG_CLOCKS_IN_MHZ
103
03f5c550 104/*
7202d43d 105 * Local Bus Definitions
03f5c550 106 */
7202d43d
JL
107
108/*
109 * FLASH on the Local Bus
110 * Two banks, 8M each, using the CFI driver.
111 * Boot from BR0/OR0 bank at 0xff00_0000
112 * Alternate BR1/OR1 bank at 0xff80_0000
113 *
114 * BR0, BR1:
115 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
116 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
117 * Port Size = 16 bits = BRx[19:20] = 10
118 * Use GPCM = BRx[24:26] = 000
119 * Valid = BRx[31] = 1
120 *
121 * 0 4 8 12 16 20 24 28
122 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
123 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
124 *
125 * OR0, OR1:
126 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
127 * Reserved ORx[17:18] = 11, confusion here?
128 * CSNT = ORx[20] = 1
129 * ACS = half cycle delay = ORx[21:22] = 11
130 * SCY = 6 = ORx[24:27] = 0110
131 * TRLX = use relaxed timing = ORx[29] = 1
132 * EAD = use external address latch delay = OR[31] = 1
133 *
134 * 0 4 8 12 16 20 24 28
135 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
136 */
137
6d0f6bcf 138#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
03f5c550 139
6d0f6bcf
JCPV
140#define CONFIG_SYS_BR0_PRELIM 0xff801001
141#define CONFIG_SYS_BR1_PRELIM 0xff001001
03f5c550 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_OR0_PRELIM 0xff806e65
144#define CONFIG_SYS_OR1_PRELIM 0xff806e65
03f5c550 145
6d0f6bcf
JCPV
146#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
147#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
149#undef CONFIG_SYS_FLASH_CHECKSUM
150#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
151#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
03f5c550 152
6d0f6bcf 153#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
03f5c550 154
00b1883a 155#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
156#define CONFIG_SYS_FLASH_CFI
157#define CONFIG_SYS_FLASH_EMPTY_INFO
03f5c550 158
03f5c550
WD
159
160/*
7202d43d 161 * SDRAM on the Local Bus
03f5c550 162 */
6d0f6bcf
JCPV
163#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
164#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
03f5c550
WD
165
166/*
167 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 168 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
03f5c550
WD
169 *
170 * For BR2, need:
171 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
172 * port-size = 32-bits = BR2[19:20] = 11
173 * no parity checking = BR2[21:22] = 00
174 * SDRAM for MSEL = BR2[24:26] = 011
175 * Valid = BR[31] = 1
176 *
177 * 0 4 8 12 16 20 24 28
178 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
179 *
6d0f6bcf 180 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
03f5c550
WD
181 * FIXME: the top 17 bits of BR2.
182 */
183
6d0f6bcf 184#define CONFIG_SYS_BR2_PRELIM 0xf0001861
03f5c550
WD
185
186/*
6d0f6bcf 187 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
03f5c550
WD
188 *
189 * For OR2, need:
190 * 64MB mask for AM, OR2[0:7] = 1111 1100
191 * XAM, OR2[17:18] = 11
192 * 9 columns OR2[19-21] = 010
193 * 13 rows OR2[23-25] = 100
194 * EAD set for extra time OR[31] = 1
195 *
196 * 0 4 8 12 16 20 24 28
197 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
198 */
199
6d0f6bcf 200#define CONFIG_SYS_OR2_PRELIM 0xfc006901
03f5c550 201
6d0f6bcf
JCPV
202#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
203#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
204#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
205#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
03f5c550
WD
206
207/*
208 * LSDMR masks
209 */
6d0f6bcf
JCPV
210#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
211#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
212#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
213#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
214#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
215#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
216#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
217#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
218#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
219#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
220
221#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
222#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
223#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
224#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
225#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
226#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
227#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
228#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
03f5c550
WD
229
230/*
231 * Common settings for all Local Bus SDRAM commands.
232 * At run time, either BSMA1516 (for CPU 1.1)
233 * or BSMA1617 (for CPU 1.0) (old)
234 * is OR'ed in too.
235 */
6d0f6bcf
JCPV
236#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \
237 | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \
238 | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \
239 | CONFIG_SYS_LBC_LSDMR_BL8 \
240 | CONFIG_SYS_LBC_LSDMR_WRC4 \
241 | CONFIG_SYS_LBC_LSDMR_CL3 \
242 | CONFIG_SYS_LBC_LSDMR_RFEN \
03f5c550
WD
243 )
244
245/*
246 * The CADMUS registers are connected to CS3 on CDS.
247 * The new memory map places CADMUS at 0xf8000000.
248 *
249 * For BR3, need:
250 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
251 * port-size = 8-bits = BR[19:20] = 01
252 * no parity checking = BR[21:22] = 00
253 * GPMC for MSEL = BR[24:26] = 000
254 * Valid = BR[31] = 1
255 *
256 * 0 4 8 12 16 20 24 28
257 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
258 *
259 * For OR3, need:
260 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
261 * disable buffer ctrl OR[19] = 0
262 * CSNT OR[20] = 1
263 * ACS OR[21:22] = 11
264 * XACS OR[23] = 1
265 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
266 * SETA OR[28] = 0
267 * TRLX OR[29] = 1
268 * EHTR OR[30] = 1
269 * EAD extra time OR[31] = 1
270 *
271 * 0 4 8 12 16 20 24 28
272 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
273 */
274
25eedb2c
JL
275#define CONFIG_FSL_CADMUS
276
03f5c550 277#define CADMUS_BASE_ADDR 0xf8000000
6d0f6bcf
JCPV
278#define CONFIG_SYS_BR3_PRELIM 0xf8000801
279#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
03f5c550 280
6d0f6bcf
JCPV
281#define CONFIG_SYS_INIT_RAM_LOCK 1
282#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
283#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
03f5c550 284
6d0f6bcf
JCPV
285#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
286#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
287#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
03f5c550 288
6d0f6bcf
JCPV
289#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
290#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
03f5c550
WD
291
292/* Serial Port */
293#define CONFIG_CONS_INDEX 2
294#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
295#define CONFIG_SYS_NS16550
296#define CONFIG_SYS_NS16550_SERIAL
297#define CONFIG_SYS_NS16550_REG_SIZE 1
298#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
03f5c550 299
6d0f6bcf 300#define CONFIG_SYS_BAUDRATE_TABLE \
03f5c550
WD
301 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
302
6d0f6bcf
JCPV
303#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
304#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
03f5c550
WD
305
306/* Use the HUSH parser */
6d0f6bcf
JCPV
307#define CONFIG_SYS_HUSH_PARSER
308#ifdef CONFIG_SYS_HUSH_PARSER
309#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
03f5c550
WD
310#endif
311
0e16387d 312/* pass open firmware flat tree */
b90d2549
KG
313#define CONFIG_OF_LIBFDT 1
314#define CONFIG_OF_BOARD_SETUP 1
315#define CONFIG_OF_STDOUT_VIA_ALIAS 1
0e16387d 316
6d0f6bcf
JCPV
317#define CONFIG_SYS_64BIT_VSPRINTF 1
318#define CONFIG_SYS_64BIT_STRTOUL 1
2b40edb1 319
20476726
JL
320/*
321 * I2C
322 */
323#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
324#define CONFIG_HARD_I2C /* I2C with hardware support*/
03f5c550 325#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
326#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
327#define CONFIG_SYS_I2C_SLAVE 0x7F
328#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
329#define CONFIG_SYS_I2C_OFFSET 0x3000
03f5c550 330
e8d18541
TT
331/* EEPROM */
332#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
333#define CONFIG_SYS_I2C_EEPROM_CCID
334#define CONFIG_SYS_ID_EEPROM
335#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
336#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 337
03f5c550
WD
338/*
339 * General PCI
340 * Addresses are mapped 1-1.
341 */
5af0fdd8 342#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 343#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 344#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 345#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
5f91ef6a 346#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
347#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
348#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
349
5af0fdd8 350#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
10795f42 351#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
5af0fdd8 352#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
6d0f6bcf 353#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
5f91ef6a 354#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
6d0f6bcf
JCPV
355#define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
356#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
03f5c550 357
7f3f2bd2
RV
358#ifdef CONFIG_LEGACY
359#define BRIDGE_ID 17
360#define VIA_ID 2
361#else
362#define BRIDGE_ID 28
363#define VIA_ID 4
364#endif
03f5c550
WD
365
366#if defined(CONFIG_PCI)
367
368#define CONFIG_NET_MULTI
53677ef1 369#define CONFIG_PCI_PNP /* do pci plug-and-play */
bf1dfffd 370#define CONFIG_MPC85XX_PCI2
03f5c550
WD
371
372#undef CONFIG_EEPRO100
373#undef CONFIG_TULIP
374
bf1dfffd 375#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 376#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
03f5c550
WD
377
378#endif /* CONFIG_PCI */
379
380
381#if defined(CONFIG_TSEC_ENET)
382
383#ifndef CONFIG_NET_MULTI
53677ef1 384#define CONFIG_NET_MULTI 1
03f5c550
WD
385#endif
386
387#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
388#define CONFIG_TSEC1 1
389#define CONFIG_TSEC1_NAME "TSEC0"
390#define CONFIG_TSEC2 1
391#define CONFIG_TSEC2_NAME "TSEC1"
03f5c550
WD
392#define TSEC1_PHY_ADDR 0
393#define TSEC2_PHY_ADDR 1
03f5c550
WD
394#define TSEC1_PHYIDX 0
395#define TSEC2_PHYIDX 0
3a79013e
AF
396#define TSEC1_FLAGS TSEC_GIGABIT
397#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28
JL
398
399/* Options are: TSEC[0-1] */
400#define CONFIG_ETHPRIME "TSEC0"
03f5c550
WD
401
402#endif /* CONFIG_TSEC_ENET */
403
03f5c550
WD
404/*
405 * Environment
406 */
5a1aceb0 407#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 408#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
409#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
410#define CONFIG_ENV_SIZE 0x2000
03f5c550
WD
411
412#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 413#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
03f5c550 414
659e2f67
JL
415/*
416 * BOOTP options
417 */
418#define CONFIG_BOOTP_BOOTFILESIZE
419#define CONFIG_BOOTP_BOOTPATH
420#define CONFIG_BOOTP_GATEWAY
421#define CONFIG_BOOTP_HOSTNAME
422
423
2835e518
JL
424/*
425 * Command line configuration.
426 */
427#include <config_cmd_default.h>
428
429#define CONFIG_CMD_PING
430#define CONFIG_CMD_I2C
431#define CONFIG_CMD_MII
82ac8c97 432#define CONFIG_CMD_ELF
1c9aa76b
KG
433#define CONFIG_CMD_IRQ
434#define CONFIG_CMD_SETEXPR
2835e518 435
03f5c550 436#if defined(CONFIG_PCI)
2835e518 437 #define CONFIG_CMD_PCI
03f5c550 438#endif
2835e518 439
03f5c550
WD
440
441#undef CONFIG_WATCHDOG /* watchdog disabled */
442
443/*
444 * Miscellaneous configurable options
445 */
6d0f6bcf 446#define CONFIG_SYS_LONGHELP /* undef to save memory */
22abb2d2 447#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf
JCPV
448#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
449#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
2835e518 450#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 451#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
03f5c550 452#else
6d0f6bcf 453#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
03f5c550 454#endif
6d0f6bcf
JCPV
455#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
456#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
457#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
458#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
03f5c550
WD
459
460/*
461 * For booting Linux, the board info and command line data
462 * have to be in the first 8 MB of memory, since this is
463 * the maximum mapped by the Linux kernel during initialization.
464 */
6d0f6bcf 465#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
03f5c550 466
03f5c550
WD
467/*
468 * Internal Definitions
469 *
470 * Boot Flags
471 */
472#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
473#define BOOTFLAG_WARM 0x02 /* Software reboot */
474
2835e518 475#if defined(CONFIG_CMD_KGDB)
03f5c550
WD
476#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
477#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
478#endif
479
03f5c550
WD
480/*
481 * Environment Configuration
482 */
483
484/* The mac addresses for all ethernet interface */
485#if defined(CONFIG_TSEC_ENET)
10327dc5 486#define CONFIG_HAS_ETH0
03f5c550 487#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
e2ffd59b 488#define CONFIG_HAS_ETH1
03f5c550 489#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
e2ffd59b 490#define CONFIG_HAS_ETH2
03f5c550
WD
491#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
492#endif
493
494#define CONFIG_IPADDR 192.168.1.253
495
496#define CONFIG_HOSTNAME unknown
497#define CONFIG_ROOTPATH /nfsroot
498#define CONFIG_BOOTFILE your.uImage
499
500#define CONFIG_SERVERIP 192.168.1.1
501#define CONFIG_GATEWAYIP 192.168.1.1
502#define CONFIG_NETMASK 255.255.255.0
503
504#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
505
506#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
507#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
508
509#define CONFIG_BAUDRATE 115200
510
511#define CONFIG_EXTRA_ENV_SETTINGS \
512 "netdev=eth0\0" \
513 "consoledev=ttyS1\0" \
8272dc2f
AF
514 "ramdiskaddr=600000\0" \
515 "ramdiskfile=your.ramdisk.u-boot\0" \
516 "fdtaddr=400000\0" \
517 "fdtfile=your.fdt.dtb\0"
03f5c550
WD
518
519#define CONFIG_NFSBOOTCOMMAND \
520 "setenv bootargs root=/dev/nfs rw " \
521 "nfsroot=$serverip:$rootpath " \
522 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
523 "console=$consoledev,$baudrate $othbootargs;" \
524 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
525 "tftp $fdtaddr $fdtfile;" \
526 "bootm $loadaddr - $fdtaddr"
03f5c550
WD
527
528#define CONFIG_RAMBOOTCOMMAND \
529 "setenv bootargs root=/dev/ram rw " \
530 "console=$consoledev,$baudrate $othbootargs;" \
531 "tftp $ramdiskaddr $ramdiskfile;" \
532 "tftp $loadaddr $bootfile;" \
533 "bootm $loadaddr $ramdiskaddr"
534
535#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
536
03f5c550 537#endif /* __CONFIG_H */