]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8560ADS.h
nvedit: rename error comment to CONFIG_ENV_IS_IN_
[people/ms/u-boot.git] / include / configs / MPC8560ADS.h
CommitLineData
42d1f039 1/*
0ac6f8b7 2 * Copyright 2004 Freescale Semiconductor.
42d1f039
WD
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
0ac6f8b7
WD
25/*
26 * mpc8560ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
42d1f039
WD
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
0ac6f8b7
WD
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
9c4c5ae3 41#define CONFIG_CPM2 1 /* has CPM2 */
0ac6f8b7 42#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
f060054d 43#define CONFIG_MPC8560 1
0ac6f8b7
WD
44
45#define CONFIG_PCI
53677ef1 46#define CONFIG_TSEC_ENET /* tsec ethernet support */
ccc091aa 47#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
42d1f039 48#define CONFIG_ENV_OVERWRITE
7232a272 49#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
42d1f039 50
0ac6f8b7
WD
51/*
52 * sysclk for MPC85xx
53 *
54 * Two valid values are:
55 * 33000000
56 * 66000000
57 *
58 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
9aea9530
WD
59 * is likely the desired value here, so that is now the default.
60 * The board, however, can run at 66MHz. In any event, this value
61 * must match the settings of some switches. Details can be found
62 * in the README.mpc85xxads.
0ac6f8b7
WD
63 */
64
9aea9530
WD
65#ifndef CONFIG_SYS_CLK_FREQ
66#define CONFIG_SYS_CLK_FREQ 33000000
42d1f039
WD
67#endif
68
9aea9530 69
0ac6f8b7
WD
70/*
71 * These can be toggled for performance analysis, otherwise use default.
72 */
73#define CONFIG_L2_CACHE /* toggle L2 cache */
74#define CONFIG_BTB /* toggle branch predition */
75#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
42d1f039 76
0ac6f8b7
WD
77#define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
78
0ac6f8b7 79#define CFG_MEMTEST_START 0x00200000 /* memtest region */
c837dcb1 80#define CFG_MEMTEST_END 0x00400000
42d1f039 81
42d1f039
WD
82
83/*
84 * Base addresses -- Note these are effective addresses where the
85 * actual resources get mapped (not physical addresses)
86 */
53677ef1 87#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
9aea9530 88#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
f69766e4 89#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
0ac6f8b7 90#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
42d1f039 91
8b625114
JL
92/* DDR Setup */
93#define CONFIG_FSL_DDR1
94#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
95#define CONFIG_DDR_SPD
96#undef CONFIG_FSL_DDR_INTERACTIVE
97
98#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
9aea9530 99
0ac6f8b7 100#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
42d1f039 101#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
9aea9530 102
8b625114
JL
103#define CONFIG_NUM_DDR_CONTROLLERS 1
104#define CONFIG_DIMM_SLOTS_PER_CTLR 1
105#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
9aea9530 106
8b625114
JL
107/* I2C addresses of SPD EEPROMs */
108#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
9aea9530 109
8b625114
JL
110/* These are used when DDR doesn't use SPD. */
111#define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
112#define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
113#define CFG_DDR_CS0_CONFIG 0x80000002
114#define CFG_DDR_TIMING_1 0x37344321
115#define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
116#define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
117#define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
118#define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
42d1f039 119
0ac6f8b7
WD
120/*
121 * SDRAM on the Local Bus
122 */
0ac6f8b7 123#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
0ac6f8b7 124#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
42d1f039 125
0ac6f8b7
WD
126#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
127#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
42d1f039 128
0ac6f8b7
WD
129#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
130#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
131#define CFG_MAX_FLASH_SECT 64 /* sectors per device */
42d1f039 132#undef CFG_FLASH_CHECKSUM
0ac6f8b7
WD
133#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
134#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
135
53677ef1 136#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
42d1f039 137
42d1f039
WD
138#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
139#define CFG_RAMBOOT
140#else
0ac6f8b7 141#undef CFG_RAMBOOT
42d1f039
WD
142#endif
143
00b1883a 144#define CONFIG_FLASH_CFI_DRIVER
cf33678e
WD
145#define CFG_FLASH_CFI
146#define CFG_FLASH_EMPTY_INFO
0ac6f8b7
WD
147
148#undef CONFIG_CLOCKS_IN_MHZ
42d1f039 149
42d1f039 150
0ac6f8b7
WD
151/*
152 * Local Bus Definitions
153 */
154
155/*
156 * Base Register 2 and Option Register 2 configure SDRAM.
157 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
158 *
159 * For BR2, need:
160 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
161 * port-size = 32-bits = BR2[19:20] = 11
162 * no parity checking = BR2[21:22] = 00
163 * SDRAM for MSEL = BR2[24:26] = 011
164 * Valid = BR[31] = 1
165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
168 *
169 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
170 * FIXME: the top 17 bits of BR2.
171 */
172
173#define CFG_BR2_PRELIM 0xf0001861
174
175/*
176 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
177 *
178 * For OR2, need:
179 * 64MB mask for AM, OR2[0:7] = 1111 1100
180 * XAM, OR2[17:18] = 11
181 * 9 columns OR2[19-21] = 010
182 * 13 rows OR2[23-25] = 100
183 * EAD set for extra time OR[31] = 1
184 *
185 * 0 4 8 12 16 20 24 28
186 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
187 */
188
42d1f039 189#define CFG_OR2_PRELIM 0xfc006901
0ac6f8b7
WD
190
191#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
192#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
193#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
194#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
195
196/*
197 * LSDMR masks
198 */
199#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
200#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
201#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
202#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
203#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
204#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
205#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
206#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
207#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
208#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
209#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
210#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
211#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
212#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
213#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
214
215#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
216#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
217#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
218#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
219#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
220#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
221#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
222#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
223
224#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
225 | CFG_LBC_LSDMR_RFCR5 \
226 | CFG_LBC_LSDMR_PRETOACT3 \
227 | CFG_LBC_LSDMR_ACTTORW3 \
228 | CFG_LBC_LSDMR_BL8 \
229 | CFG_LBC_LSDMR_WRC2 \
230 | CFG_LBC_LSDMR_CL3 \
231 | CFG_LBC_LSDMR_RFEN \
232 )
233
234/*
235 * SDRAM Controller configuration sequence.
236 */
237#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
9aea9530 238 | CFG_LBC_LSDMR_OP_PCHALL)
0ac6f8b7 239#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
9aea9530 240 | CFG_LBC_LSDMR_OP_ARFRSH)
0ac6f8b7 241#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
9aea9530 242 | CFG_LBC_LSDMR_OP_ARFRSH)
0ac6f8b7 243#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
9aea9530 244 | CFG_LBC_LSDMR_OP_MRW)
0ac6f8b7 245#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
9aea9530 246 | CFG_LBC_LSDMR_OP_NORMAL)
0ac6f8b7 247
42d1f039 248
9aea9530
WD
249/*
250 * 32KB, 8-bit wide for ADS config reg
251 */
252#define CFG_BR4_PRELIM 0xf8000801
42d1f039
WD
253#define CFG_OR4_PRELIM 0xffffe1f1
254#define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
255
256#define CONFIG_L1_INIT_RAM
53677ef1 257#define CFG_INIT_RAM_LOCK 1
9aea9530 258#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
53677ef1 259#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
42d1f039 260
53677ef1 261#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
42d1f039
WD
262#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
263#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
264
53677ef1
WD
265#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
266#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
42d1f039
WD
267
268/* Serial Port */
0ac6f8b7
WD
269#define CONFIG_CONS_ON_SCC /* define if console on SCC */
270#undef CONFIG_CONS_NONE /* define if console on something else */
271#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
42d1f039 272
53677ef1 273#define CONFIG_BAUDRATE 115200
42d1f039
WD
274
275#define CFG_BAUDRATE_TABLE \
276 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
277
278/* Use the HUSH parser */
279#define CFG_HUSH_PARSER
0ac6f8b7 280#ifdef CFG_HUSH_PARSER
42d1f039
WD
281#define CFG_PROMPT_HUSH_PS2 "> "
282#endif
283
0e16387d 284/* pass open firmware flat tree */
5ce71580
KG
285#define CONFIG_OF_LIBFDT 1
286#define CONFIG_OF_BOARD_SETUP 1
287#define CONFIG_OF_STDOUT_VIA_ALIAS 1
0e16387d 288
8b625114
JL
289#define CFG_64BIT_VSPRINTF 1
290#define CFG_64BIT_STRTOUL 1
291
20476726
JL
292/*
293 * I2C
294 */
295#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
296#define CONFIG_HARD_I2C /* I2C with hardware support*/
42d1f039 297#undef CONFIG_SOFT_I2C /* I2C bit-banged */
0ac6f8b7 298#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
42d1f039 299#define CFG_I2C_SLAVE 0x7F
9aea9530 300#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
20476726 301#define CFG_I2C_OFFSET 0x3000
42d1f039 302
0ac6f8b7
WD
303/* RapidIO MMU */
304#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
305#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
306#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
307
308/*
309 * General PCI
362dd830 310 * Memory space is mapped 1-1, but I/O space must start from 0.
0ac6f8b7
WD
311 */
312#define CFG_PCI1_MEM_BASE 0x80000000
313#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
314#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
362dd830
SS
315#define CFG_PCI1_IO_BASE 0x00000000
316#define CFG_PCI1_IO_PHYS 0xe2000000
317#define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
0ac6f8b7
WD
318
319#if defined(CONFIG_PCI)
42d1f039 320
42d1f039 321#define CONFIG_NET_MULTI
53677ef1 322#define CONFIG_PCI_PNP /* do pci plug-and-play */
0ac6f8b7
WD
323
324#undef CONFIG_EEPRO100
42d1f039 325#undef CONFIG_TULIP
0ac6f8b7
WD
326
327#if !defined(CONFIG_PCI_PNP)
328 #define PCI_ENET0_IOADDR 0xe0000000
329 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 330 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
42d1f039 331#endif
0ac6f8b7
WD
332
333#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
334#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
335
336#endif /* CONFIG_PCI */
337
338
ccc091aa 339#ifdef CONFIG_TSEC_ENET
0ac6f8b7
WD
340
341#ifndef CONFIG_NET_MULTI
53677ef1 342#define CONFIG_NET_MULTI 1
0ac6f8b7
WD
343#endif
344
ccc091aa 345#ifndef CONFIG_MII
0ac6f8b7 346#define CONFIG_MII 1 /* MII PHY management */
ccc091aa 347#endif
255a3577
KP
348#define CONFIG_TSEC1 1
349#define CONFIG_TSEC1_NAME "TSEC0"
350#define CONFIG_TSEC2 1
351#define CONFIG_TSEC2_NAME "TSEC1"
0ac6f8b7
WD
352#define TSEC1_PHY_ADDR 0
353#define TSEC2_PHY_ADDR 1
354#define TSEC1_PHYIDX 0
355#define TSEC2_PHYIDX 0
3a79013e
AF
356#define TSEC1_FLAGS TSEC_GIGABIT
357#define TSEC2_FLAGS TSEC_GIGABIT
d9b94f28
JL
358
359/* Options are: TSEC[0-1] */
360#define CONFIG_ETHPRIME "TSEC0"
0ac6f8b7 361
ccc091aa
AF
362#endif /* CONFIG_TSEC_ENET */
363
53677ef1 364#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
0ac6f8b7 365
53677ef1 366#undef CONFIG_ETHER_NONE /* define if ether on something else */
0ac6f8b7
WD
367#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
368
369#if (CONFIG_ETHER_INDEX == 2)
42d1f039
WD
370 /*
371 * - Rx-CLK is CLK13
372 * - Tx-CLK is CLK14
373 * - Select bus for bd/buffers
374 * - Full duplex
375 */
0ac6f8b7
WD
376 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
377 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
378 #define CFG_CPMFCR_RAMTYPE 0
379 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
42d1f039 380 #define FETH2_RST 0x01
0ac6f8b7 381#elif (CONFIG_ETHER_INDEX == 3)
42d1f039
WD
382 /* need more definitions here for FE3 */
383 #define FETH3_RST 0x80
53677ef1 384#endif /* CONFIG_ETHER_INDEX */
0ac6f8b7 385
ccc091aa
AF
386#ifndef CONFIG_MII
387#define CONFIG_MII 1 /* MII PHY management */
388#endif
389
0ac6f8b7
WD
390#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
391
42d1f039
WD
392/*
393 * GPIO pins used for bit-banged MII communications
394 */
395#define MDIO_PORT 2 /* Port C */
396#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
397#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
398#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
399
400#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
401 else iop->pdat &= ~0x00400000
402
403#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
404 else iop->pdat &= ~0x00200000
405
406#define MIIDELAY udelay(1)
0ac6f8b7 407
42d1f039
WD
408#endif
409
0ac6f8b7
WD
410
411/*
412 * Environment
413 */
42d1f039 414#ifndef CFG_RAMBOOT
5a1aceb0 415 #define CONFIG_ENV_IS_IN_FLASH 1
42d1f039 416 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
0ac6f8b7 417 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
42d1f039
WD
418 #define CFG_ENV_SIZE 0x2000
419#else
9aea9530 420 #define CFG_NO_FLASH 1 /* Flash is not usable now */
93f6d725 421 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
9aea9530
WD
422 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
423 #define CFG_ENV_SIZE 0x2000
42d1f039
WD
424#endif
425
0ac6f8b7
WD
426#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
427#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
42d1f039 428
659e2f67
JL
429/*
430 * BOOTP options
431 */
432#define CONFIG_BOOTP_BOOTFILESIZE
433#define CONFIG_BOOTP_BOOTPATH
434#define CONFIG_BOOTP_GATEWAY
435#define CONFIG_BOOTP_HOSTNAME
436
437
2835e518
JL
438/*
439 * Command line configuration.
440 */
441#include <config_cmd_default.h>
442
443#define CONFIG_CMD_PING
444#define CONFIG_CMD_I2C
82ac8c97 445#define CONFIG_CMD_ELF
2835e518
JL
446
447#if defined(CONFIG_PCI)
448 #define CONFIG_CMD_PCI
449#endif
450
451#if defined(CONFIG_ETHER_ON_FCC)
452 #define CONFIG_CMD_MII
453#endif
454
9aea9530 455#if defined(CFG_RAMBOOT)
2835e518
JL
456 #undef CONFIG_CMD_ENV
457 #undef CONFIG_CMD_LOADS
42d1f039 458#endif
0ac6f8b7 459
42d1f039 460
0ac6f8b7 461#undef CONFIG_WATCHDOG /* watchdog disabled */
42d1f039
WD
462
463/*
464 * Miscellaneous configurable options
465 */
0ac6f8b7 466#define CFG_LONGHELP /* undef to save memory */
22abb2d2 467#define CONFIG_CMDLINE_EDITING /* Command-line editing */
0ac6f8b7
WD
468#define CFG_LOAD_ADDR 0x1000000 /* default load address */
469#define CFG_PROMPT "=> " /* Monitor Command Prompt */
470
2835e518 471#if defined(CONFIG_CMD_KGDB)
0ac6f8b7 472 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
42d1f039 473#else
0ac6f8b7 474 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
42d1f039 475#endif
0ac6f8b7 476
42d1f039 477#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
0ac6f8b7
WD
478#define CFG_MAXARGS 16 /* max number of command args */
479#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
480#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
42d1f039
WD
481
482/*
483 * For booting Linux, the board info and command line data
484 * have to be in the first 8 MB of memory, since this is
485 * the maximum mapped by the Linux kernel during initialization.
486 */
0ac6f8b7 487#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
42d1f039 488
42d1f039
WD
489/*
490 * Internal Definitions
491 *
492 * Boot Flags
493 */
494#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
0ac6f8b7 495#define BOOTFLAG_WARM 0x02 /* Software reboot */
42d1f039 496
2835e518 497#if defined(CONFIG_CMD_KGDB)
42d1f039
WD
498#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
499#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
500#endif
501
9aea9530
WD
502
503/*
504 * Environment Configuration
505 */
506
0ac6f8b7 507/* The mac addresses for all ethernet interface */
42d1f039 508#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
10327dc5 509#define CONFIG_HAS_ETH0
0ac6f8b7 510#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
e2ffd59b 511#define CONFIG_HAS_ETH1
0ac6f8b7 512#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
e2ffd59b 513#define CONFIG_HAS_ETH2
0ac6f8b7 514#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
5ce71580
KG
515#define CONFIG_HAS_ETH3
516#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
42d1f039
WD
517#endif
518
0ac6f8b7
WD
519#define CONFIG_IPADDR 192.168.1.253
520
521#define CONFIG_HOSTNAME unknown
522#define CONFIG_ROOTPATH /nfsroot
523#define CONFIG_BOOTFILE your.uImage
524
525#define CONFIG_SERVERIP 192.168.1.1
526#define CONFIG_GATEWAYIP 192.168.1.1
527#define CONFIG_NETMASK 255.255.255.0
528
529#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
530
9aea9530 531#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
0ac6f8b7
WD
532#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
533
534#define CONFIG_BAUDRATE 115200
535
9aea9530 536#define CONFIG_EXTRA_ENV_SETTINGS \
6b44a44e
AF
537 "netdev=eth0\0" \
538 "consoledev=ttyCPM\0" \
539 "ramdiskaddr=1000000\0" \
540 "ramdiskfile=your.ramdisk.u-boot\0" \
541 "fdtaddr=400000\0" \
542 "fdtfile=mpc8560ads.dtb\0"
0ac6f8b7 543
9aea9530 544#define CONFIG_NFSBOOTCOMMAND \
6b44a44e
AF
545 "setenv bootargs root=/dev/nfs rw " \
546 "nfsroot=$serverip:$rootpath " \
547 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
548 "console=$consoledev,$baudrate $othbootargs;" \
549 "tftp $loadaddr $bootfile;" \
550 "tftp $fdtaddr $fdtfile;" \
551 "bootm $loadaddr - $fdtaddr"
0ac6f8b7
WD
552
553#define CONFIG_RAMBOOTCOMMAND \
6b44a44e
AF
554 "setenv bootargs root=/dev/ram rw " \
555 "console=$consoledev,$baudrate $othbootargs;" \
556 "tftp $ramdiskaddr $ramdiskfile;" \
557 "tftp $loadaddr $bootfile;" \
558 "tftp $fdtaddr $fdtfile;" \
559 "bootm $loadaddr $ramdiskaddr $fdtaddr"
0ac6f8b7
WD
560
561#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
42d1f039
WD
562
563#endif /* __CONFIG_H */