]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8610HPCD.h
Move CONFIG_OF_LIBFDT to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8610HPCD.h
CommitLineData
9553df86 1/*
ba8e76bd 2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
9553df86 3 *
5b8031cc 4 * SPDX-License-Identifier: GPL-2.0
9553df86
JL
5 */
6
7/*
8 * MPC8610HPCD board configuration file
9553df86
JL
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
9ae14ca2
YS
14#define CONFIG_DISPLAY_BOARDINFO
15
9553df86 16/* High Level Configuration Options */
9553df86
JL
17#define CONFIG_MPC8610 1 /* MPC8610 specific */
18#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
9553df86
JL
19#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
20
2ae18241
WD
21#define CONFIG_SYS_TEXT_BASE 0xfff00000
22
070ba561
YS
23
24/* video */
ba8e76bd
TT
25#define CONFIG_FSL_DIU_FB
26
7d3053fb
TT
27#ifdef CONFIG_FSL_DIU_FB
28#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
29#define CONFIG_VIDEO
e69e520f 30#define CONFIG_CMD_BMP
070ba561 31#define CONFIG_CFB_CONSOLE
7d3053fb 32#define CONFIG_VIDEO_SW_CURSOR
070ba561 33#define CONFIG_VGA_AS_SINGLE_DEVICE
e69e520f
TT
34#define CONFIG_VIDEO_LOGO
35#define CONFIG_VIDEO_BMP_LOGO
070ba561
YS
36#endif
37
9553df86 38#ifdef RUN_DIAG
6d0f6bcf 39#define CONFIG_SYS_DIAG_ADDR 0xff800000
9553df86
JL
40#endif
41
1266df88
BB
42/*
43 * virtual address to be used for temporary mappings. There
44 * should be 128k free at this VA.
45 */
46#define CONFIG_SYS_SCRATCH_VA 0xc0000000
47
9553df86
JL
48#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
49#define CONFIG_PCI1 1 /* PCI controler 1 */
50#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
51#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
52#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 53#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ba93f68 54#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
031976f6 55#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
9553df86
JL
56
57#define CONFIG_ENV_OVERWRITE
9553df86
JL
58#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
59
4bbfd3e2 60#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
31d82672 61#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
9553df86
JL
62#define CONFIG_ALTIVEC 1
63
64/*
65 * L2CR setup -- make sure this is right for your board!
66 */
6d0f6bcf 67#define CONFIG_SYS_L2
9553df86 68#define L2_INIT 0
a877880c 69#define L2_ENABLE (L2CR_L2E |0x00100000 )
9553df86
JL
70
71#ifndef CONFIG_SYS_CLK_FREQ
72#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
73#endif
74
75#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
a877880c 76#define CONFIG_MISC_INIT_R 1
9553df86 77
6d0f6bcf
JCPV
78#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
79#define CONFIG_SYS_MEMTEST_END 0x00400000
9553df86
JL
80
81/*
82 * Base addresses -- Note these are effective addresses where the
83 * actual resources get mapped (not physical addresses)
84 */
6d0f6bcf
JCPV
85#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
86#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
87#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
9553df86 88
f698738e
JL
89#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
90#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
ad19e7a5 91#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
f698738e 92
39aa1a73 93/* DDR Setup */
5614e71b 94#define CONFIG_SYS_FSL_DDR2
39aa1a73
JL
95#undef CONFIG_FSL_DDR_INTERACTIVE
96#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
6d0f6bcf
JCPV
102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 104#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
9553df86
JL
105#define CONFIG_VERY_BIG_RAM
106
39aa1a73
JL
107#define CONFIG_NUM_DDR_CONTROLLERS 1
108#define CONFIG_DIMM_SLOTS_PER_CTLR 1
109#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
110
c39f44dc 111#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
9553df86 112
39aa1a73 113/* These are used when DDR doesn't use SPD. */
6d0f6bcf 114#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
9553df86
JL
115
116#if 0 /* TODO */
6d0f6bcf
JCPV
117#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
118#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
119#define CONFIG_SYS_DDR_TIMING_3 0x00000000
120#define CONFIG_SYS_DDR_TIMING_0 0x00260802
121#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
122#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
123#define CONFIG_SYS_DDR_MODE_1 0x00480432
124#define CONFIG_SYS_DDR_MODE_2 0x00000000
125#define CONFIG_SYS_DDR_INTERVAL 0x06180100
126#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
127#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
128#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
129#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
130#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
131#define CONFIG_SYS_DDR_CONTROL2 0x04400010
132
133#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
134#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
135#define CONFIG_SYS_DDR_SBE 0x000f0000
39aa1a73 136
9553df86 137#endif
39aa1a73 138
9553df86 139
ad8f8687 140#define CONFIG_ID_EEPROM
6d0f6bcf 141#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 142#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
143#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
144#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
9553df86
JL
145
146
6d0f6bcf
JCPV
147#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
148#define CONFIG_SYS_FLASH_BASE2 0xf8000000
9553df86 149
6d0f6bcf 150#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
9553df86 151
6d0f6bcf
JCPV
152#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
153#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
9553df86 154
6d0f6bcf
JCPV
155#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
156#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
9553df86 157#if 0 /* TODO */
6d0f6bcf
JCPV
158#define CONFIG_SYS_BR2_PRELIM 0xf0000000
159#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
9553df86 160#endif
6d0f6bcf
JCPV
161#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
162#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
9553df86
JL
163
164
761421cc 165#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
9553df86
JL
166#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
167#define PIXIS_ID 0x0 /* Board ID at offset 0 */
168#define PIXIS_VER 0x1 /* Board version at offset 1 */
169#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
170#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
171#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
172#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
a877880c 173#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
9553df86
JL
174#define PIXIS_VCTL 0x10 /* VELA Control Register */
175#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
176#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
177#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
178#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
179#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
180#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
181#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
2feb4af0 182#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
9553df86 183
6d0f6bcf
JCPV
184#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
185#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
9553df86 186
6d0f6bcf
JCPV
187#undef CONFIG_SYS_FLASH_CHECKSUM
188#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 191#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
9553df86 192
00b1883a 193#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
194#define CONFIG_SYS_FLASH_CFI
195#define CONFIG_SYS_FLASH_EMPTY_INFO
9553df86 196
6d0f6bcf
JCPV
197#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
198#define CONFIG_SYS_RAMBOOT
9553df86 199#else
6d0f6bcf 200#undef CONFIG_SYS_RAMBOOT
9553df86
JL
201#endif
202
6d0f6bcf 203#if defined(CONFIG_SYS_RAMBOOT)
9553df86 204#undef CONFIG_SPD_EEPROM
6d0f6bcf 205#define CONFIG_SYS_SDRAM_SIZE 256
9553df86
JL
206#endif
207
208#undef CONFIG_CLOCKS_IN_MHZ
209
6d0f6bcf
JCPV
210#define CONFIG_SYS_INIT_RAM_LOCK 1
211#ifndef CONFIG_SYS_INIT_RAM_LOCK
212#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
9553df86 213#else
6d0f6bcf 214#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
9553df86 215#endif
553f0982 216#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
9553df86 217
25ddd1fb 218#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9553df86 220
6d0f6bcf
JCPV
221#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
222#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
9553df86
JL
223
224/* Serial Port */
225#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
226#define CONFIG_SYS_NS16550_SERIAL
227#define CONFIG_SYS_NS16550_REG_SIZE 1
228#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
9553df86 229
6d0f6bcf 230#define CONFIG_SYS_BAUDRATE_TABLE \
9553df86
JL
231 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
232
6d0f6bcf
JCPV
233#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
234#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
9553df86
JL
235
236/* Use the HUSH parser */
6d0f6bcf 237#define CONFIG_SYS_HUSH_PARSER
9553df86
JL
238
239/*
240 * Pass open firmware flat tree to kernel
241 */
1df170f8
JL
242#define CONFIG_OF_BOARD_SETUP 1
243#define CONFIG_OF_STDOUT_VIA_ALIAS 1
244
9553df86
JL
245
246/* maximum size of the flat tree (8K) */
247#define OF_FLAT_TREE_MAX_SIZE 8192
248
9553df86
JL
249/*
250 * I2C
251 */
00f792e0
HS
252#define CONFIG_SYS_I2C
253#define CONFIG_SYS_I2C_FSL
254#define CONFIG_SYS_FSL_I2C_SPEED 400000
255#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
256#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
257#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
9553df86
JL
258
259/*
260 * General PCI
261 * Addresses are mapped 1-1.
262 */
3e3fffe3
BB
263#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
264#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
265#define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
6d0f6bcf 266#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 267#define CONFIG_SYS_PCI1_IO_BUS 0x0000000
6d0f6bcf 268#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
3e3fffe3 269#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
6d0f6bcf 270#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
9553df86 271
9553df86 272/* controller 1, Base address 0xa000 */
b8526212 273#define CONFIG_SYS_PCIE1_NAME "ULI"
3e3fffe3
BB
274#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
275#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
6d0f6bcf 276#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 277#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
278#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
279#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
280
281/* controller 2, Base Address 0x9000 */
b8526212 282#define CONFIG_SYS_PCIE2_NAME "Slot 1"
3e3fffe3
BB
283#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
284#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
6d0f6bcf 285#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
3e3fffe3 286#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
6d0f6bcf
JCPV
287#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
288#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
289
290
291#if defined(CONFIG_PCI)
292
293#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
294
9553df86 295#define CONFIG_PCI_PNP /* do pci plug-and-play */
4f93f8b1 296#define CONFIG_CMD_REGINFO
9553df86 297
7c2221eb
RZ
298#define CONFIG_ULI526X
299#ifdef CONFIG_ULI526X
1d8a49ec 300#endif
9553df86 301
9553df86
JL
302/************************************************************
303 * USB support
304 ************************************************************/
070ba561
YS
305#define CONFIG_PCI_OHCI 1
306#define CONFIG_USB_OHCI_NEW 1
9553df86 307#define CONFIG_USB_KEYBOARD 1
52cb4d4f 308#define CONFIG_SYS_STDIO_DEREGISTER
6d0f6bcf
JCPV
309#define CONFIG_SYS_USB_EVENT_POLL 1
310#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
311#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
312#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
9553df86
JL
313
314#if !defined(CONFIG_PCI_PNP)
315#define PCI_ENET0_IOADDR 0xe0000000
316#define PCI_ENET0_MEMADDR 0xe0000000
317#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
318#endif
319
320#define CONFIG_DOS_PARTITION
321#define CONFIG_SCSI_AHCI
322
323#ifdef CONFIG_SCSI_AHCI
344ca0b4 324#define CONFIG_LIBATA
9553df86 325#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
326#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
327#define CONFIG_SYS_SCSI_MAX_LUN 1
328#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
329#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
9553df86
JL
330#endif
331
332#endif /* CONFIG_PCI */
333
334/*
335 * BAT0 2G Cacheable, non-guarded
336 * 0x0000_0000 2G DDR
337 */
9ff32d8c
TT
338#define CONFIG_SYS_DBAT0L (BATL_PP_RW)
339#define CONFIG_SYS_IBAT0L (BATL_PP_RW)
9553df86
JL
340
341/*
342 * BAT1 1G Cache-inhibited, guarded
343 * 0x8000_0000 256M PCI-1 Memory
344 * 0xa000_0000 256M PCI-Express 1 Memory
345 * 0x9000_0000 256M PCI-Express 2 Memory
346 */
347
6d0f6bcf 348#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 349 | BATL_GUARDEDSTORAGE)
3e3fffe3 350#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
351#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
352#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
9553df86
JL
353
354/*
f3bceaab 355 * BAT2 16M Cache-inhibited, guarded
9553df86 356 * 0xe100_0000 1M PCI-1 I/O
9553df86
JL
357 */
358
6d0f6bcf 359#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 360 | BATL_GUARDEDSTORAGE)
3e3fffe3 361#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
6d0f6bcf
JCPV
362#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
363#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
9553df86
JL
364
365/*
104992fc
BB
366 * BAT3 4M Cache-inhibited, guarded
367 * 0xe000_0000 4M CCSR
9553df86
JL
368 */
369
104992fc 370#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 371 | BATL_GUARDEDSTORAGE)
104992fc
BB
372#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
373#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 374#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
9553df86 375
f698738e
JL
376#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
377#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
378 | BATL_PP_RW | BATL_CACHEINHIBIT \
379 | BATL_GUARDEDSTORAGE)
380#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
381 | BATU_BL_1M | BATU_VS | BATU_VP)
382#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
383 | BATL_PP_RW | BATL_CACHEINHIBIT)
384#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
385#endif
386
9553df86 387/*
104992fc
BB
388 * BAT4 32M Cache-inhibited, guarded
389 * 0xe200_0000 1M PCI-Express 2 I/O
390 * 0xe300_0000 1M PCI-Express 1 I/O
9553df86 391 */
104992fc
BB
392
393#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 394 | BATL_GUARDEDSTORAGE)
104992fc
BB
395#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
396#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 397#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
9553df86 398
104992fc 399
9553df86
JL
400/*
401 * BAT5 128K Cacheable, non-guarded
402 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
403 */
6d0f6bcf
JCPV
404#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
405#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
406#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
407#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
9553df86
JL
408
409/*
410 * BAT6 256M Cache-inhibited, guarded
411 * 0xf000_0000 256M FLASH
412 */
6d0f6bcf 413#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 414 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
415#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
416#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
417#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
9553df86 418
bf9a8c34
BB
419/* Map the last 1M of flash where we're running from reset */
420#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
421 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 422#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
423#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
424 | BATL_MEMCOHERENCE)
425#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
426
9553df86
JL
427/*
428 * BAT7 4M Cache-inhibited, guarded
429 * 0xe800_0000 4M PIXIS
430 */
6d0f6bcf 431#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 432 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
433#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
434#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
435#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
9553df86
JL
436
437
438/*
439 * Environment
440 */
6d0f6bcf 441#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 442#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 443#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
444#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
445#define CONFIG_ENV_SIZE 0x2000
9553df86 446#else
93f6d725 447#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 448#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 449#define CONFIG_ENV_SIZE 0x2000
9553df86
JL
450#endif
451
452#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 453#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9553df86
JL
454
455
456/*
457 * BOOTP options
458 */
459#define CONFIG_BOOTP_BOOTFILESIZE
460#define CONFIG_BOOTP_BOOTPATH
461#define CONFIG_BOOTP_GATEWAY
462#define CONFIG_BOOTP_HOSTNAME
463
464
465/*
466 * Command line configuration.
467 */
9553df86
JL
468#define CONFIG_CMD_PING
469#define CONFIG_CMD_I2C
470#define CONFIG_CMD_MII
471
9553df86
JL
472#if defined(CONFIG_PCI)
473#define CONFIG_CMD_PCI
474#define CONFIG_CMD_SCSI
475#define CONFIG_CMD_EXT2
070ba561 476#define CONFIG_CMD_USB
9553df86
JL
477#endif
478
479
3473ab73 480#define CONFIG_WATCHDOG /* watchdog enabled */
6d0f6bcf 481#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
9553df86
JL
482
483/*
484 * Miscellaneous configurable options
485 */
6d0f6bcf 486#define CONFIG_SYS_LONGHELP /* undef to save memory */
6bee764b 487#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf 488#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
9553df86
JL
489
490#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 491#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9553df86 492#else
6d0f6bcf 493#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9553df86
JL
494#endif
495
6d0f6bcf
JCPV
496#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
497#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
498#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
9553df86
JL
499
500/*
501 * For booting Linux, the board info and command line data
502 * have to be in the first 8 MB of memory, since this is
503 * the maximum mapped by the Linux kernel during initialization.
504 */
6d0f6bcf 505#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
9553df86 506
9553df86
JL
507#if defined(CONFIG_CMD_KGDB)
508#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
9553df86
JL
509#endif
510
511/*
512 * Environment Configuration
513 */
514#define CONFIG_IPADDR 192.168.1.100
515
516#define CONFIG_HOSTNAME unknown
8b3637c6 517#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 518#define CONFIG_BOOTFILE "uImage"
9553df86
JL
519#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
520
521#define CONFIG_SERVERIP 192.168.1.1
522#define CONFIG_GATEWAYIP 192.168.1.1
523#define CONFIG_NETMASK 255.255.255.0
524
525/* default location for tftp and bootm */
526#define CONFIG_LOADADDR 1000000
527
528#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
529#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
530
531#define CONFIG_BAUDRATE 115200
532
533#if defined(CONFIG_PCI1)
534#define PCI_ENV \
535 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
536 "echo e;md ${a}e00 9\0" \
537 "pci1regs=setenv a e0008; run pcireg\0" \
538 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
539 "pci d.w $b.0 56 1\0" \
540 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
541 "pci w.w $b.0 56 ffff\0" \
542 "pci1err=setenv a e0008; run pcierr\0" \
543 "pci1errc=setenv a e0008; run pcierrc\0"
544#else
545#define PCI_ENV ""
546#endif
547
548#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
549#define PCIE_ENV \
550 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
551 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
552 "pcie1regs=setenv a e000a; run pciereg\0" \
553 "pcie2regs=setenv a e0009; run pciereg\0" \
554 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
555 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
556 "pci d $b.0 130 1\0" \
557 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
558 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
559 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
560 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
561 "pcie1err=setenv a e000a; run pcieerr\0" \
562 "pcie2err=setenv a e0009; run pcieerr\0" \
563 "pcie1errc=setenv a e000a; run pcieerrc\0" \
564 "pcie2errc=setenv a e0009; run pcieerrc\0"
565#else
566#define PCIE_ENV ""
567#endif
568
569#define DMA_ENV \
570 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
571 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
572 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
573 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
574 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
575 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
576 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
577 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
578
1815338f 579#ifdef ENV_DEBUG
9553df86 580#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
581"netdev=eth0\0" \
582"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
583"tftpflash=tftpboot $loadaddr $uboot; " \
584 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
585 " +$filesize; " \
586 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
587 " +$filesize; " \
588 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
589 " $filesize; " \
590 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
591 " +$filesize; " \
592 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
593 " $filesize\0" \
594"consoledev=ttyS0\0" \
595"ramdiskaddr=2000000\0" \
596"ramdiskfile=8610hpcd/ramdisk.uboot\0" \
597"fdtaddr=c00000\0" \
598"fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
599"bdev=sda3\0" \
600"en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
601"dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
602"maxcpus=1" \
603"eoi=mw e00400b0 0\0" \
604"iack=md e00400a0 1\0" \
605"ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
9553df86
JL
606 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
607 "md ${a}f00 5\0" \
5368c55d
MV
608"ddr1regs=setenv a e0002; run ddrreg\0" \
609"gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
9553df86
JL
610 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
611 "md ${a}e60 1; md ${a}ef0 1d\0" \
5368c55d
MV
612"guregs=setenv a e00e0; run gureg\0" \
613"mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
614"mcmregs=setenv a e0001; run mcmreg\0" \
615"diuregs=md e002c000 1d\0" \
616"dium=mw e002c01c\0" \
617"diuerr=md e002c014 1\0" \
618"pmregs=md e00e1000 2b\0" \
619"lawregs=md e0000c08 4b\0" \
620"lbcregs=md e0005000 36\0" \
621"dma0regs=md e0021100 12\0" \
622"dma1regs=md e0021180 12\0" \
623"dma2regs=md e0021200 12\0" \
624"dma3regs=md e0021280 12\0" \
9553df86
JL
625 PCI_ENV \
626 PCIE_ENV \
627 DMA_ENV
1815338f 628#else
5368c55d
MV
629#define CONFIG_EXTRA_ENV_SETTINGS \
630 "netdev=eth0\0" \
631 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
632 "consoledev=ttyS0\0" \
633 "ramdiskaddr=2000000\0" \
634 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
635 "fdtaddr=c00000\0" \
636 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
637 "bdev=sda3\0"
1815338f 638#endif
9553df86
JL
639
640#define CONFIG_NFSBOOTCOMMAND \
641 "setenv bootargs root=/dev/nfs rw " \
642 "nfsroot=$serverip:$rootpath " \
643 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
644 "console=$consoledev,$baudrate $othbootargs;" \
645 "tftp $loadaddr $bootfile;" \
1df170f8
JL
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr - $fdtaddr"
9553df86
JL
648
649#define CONFIG_RAMBOOTCOMMAND \
650 "setenv bootargs root=/dev/ram rw " \
651 "console=$consoledev,$baudrate $othbootargs;" \
652 "tftp $ramdiskaddr $ramdiskfile;" \
653 "tftp $loadaddr $bootfile;" \
1df170f8
JL
654 "tftp $fdtaddr $fdtfile;" \
655 "bootm $loadaddr $ramdiskaddr $fdtaddr"
9553df86
JL
656
657#define CONFIG_BOOTCOMMAND \
658 "setenv bootargs root=/dev/$bdev rw " \
659 "console=$consoledev,$baudrate $othbootargs;" \
660 "tftp $loadaddr $bootfile;" \
1df170f8
JL
661 "tftp $fdtaddr $fdtfile;" \
662 "bootm $loadaddr - $fdtaddr"
9553df86
JL
663
664#endif /* __CONFIG_H */