]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1_P2_RDB.h
NAND: remove NAND_MAX_CHIPS definitions
[people/ms/u-boot.git] / include / configs / P1_P2_RDB.h
CommitLineData
728ece34 1/*
7c57f3e8 2 * Copyright 2009-2011 Freescale Semiconductor, Inc.
728ece34
PA
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * P1 P2 RDB board configuration file
25 * This file is intended to address a set of Low End and Ultra Low End
26 * Freescale SOCs of QorIQ series(RDB platforms).
27 * Currently only P2020RDB
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
e0082f7c
PA
33#ifdef CONFIG_36BIT
34#define CONFIG_PHYS_64BIT
35#endif
36
d24f2d32 37#ifdef CONFIG_P1011RDB
62ca21c4
KG
38#define CONFIG_P1011
39#endif
d24f2d32 40#ifdef CONFIG_P1020RDB
62ca21c4
KG
41#define CONFIG_P1020
42#endif
d24f2d32 43#ifdef CONFIG_P2010RDB
62ca21c4
KG
44#define CONFIG_P2010
45#endif
d24f2d32 46#ifdef CONFIG_P2020RDB
62ca21c4
KG
47#define CONFIG_P2020
48#endif
49
d24f2d32 50#ifdef CONFIG_NAND
f7780ec9
DD
51#define CONFIG_NAND_U_BOOT 1
52#define CONFIG_RAMBOOT_NAND 1
96196a1f
HW
53#ifdef CONFIG_NAND_SPL
54#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
55#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
56#else
00203c64 57#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
2ae18241 58#define CONFIG_SYS_TEXT_BASE 0xf8f82000
96196a1f 59#endif /* CONFIG_NAND_SPL */
f7780ec9
DD
60#endif
61
d24f2d32 62#ifdef CONFIG_SDCARD
fad15096 63#define CONFIG_RAMBOOT_SDCARD 1
0c871e95
PJ
64#define CONFIG_SYS_TEXT_BASE 0x11000000
65#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
fad15096
DD
66#endif
67
d24f2d32 68#ifdef CONFIG_SPIFLASH
fad15096 69#define CONFIG_RAMBOOT_SPIFLASH 1
0c871e95
PJ
70#define CONFIG_SYS_TEXT_BASE 0x11000000
71#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
2ae18241
WD
72#endif
73
74#ifndef CONFIG_SYS_TEXT_BASE
75#define CONFIG_SYS_TEXT_BASE 0xeff80000
fad15096
DD
76#endif
77
7a577fda
KG
78#ifndef CONFIG_RESET_VECTOR_ADDRESS
79#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80#endif
81
96196a1f
HW
82#ifndef CONFIG_SYS_MONITOR_BASE
83#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
84#endif
85
728ece34
PA
86/* High Level Configuration Options */
87#define CONFIG_BOOKE 1 /* BOOKE */
88#define CONFIG_E500 1 /* BOOKE e500 family */
89#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/P1020/P2020,etc*/
90#define CONFIG_FSL_ELBC 1 /* Enable eLBC Support */
b7070904 91
33f3f342 92#define CONFIG_PCI 1 /* Enable PCI/PCIE */
b7070904 93#if defined(CONFIG_PCI)
33f3f342
PA
94#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
95#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
96#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
97#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
98#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
b7070904 99#endif /* #if defined(CONFIG_PCI) */
728ece34
PA
100#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
101#define CONFIG_TSEC_ENET /* tsec ethernet support */
102#define CONFIG_ENV_OVERWRITE
103
b7070904 104#if defined(CONFIG_PCI)
ddac6f08 105#define CONFIG_E1000 1 /* E1000 pci Ethernet card*/
b7070904
PK
106#endif
107
728ece34
PA
108#ifndef __ASSEMBLY__
109extern unsigned long get_board_sys_clk(unsigned long dummy);
110#endif
111#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1_P2 RDB */
112#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for P1_P2 RDB */
113
114#if defined(CONFIG_P2020) || defined(CONFIG_P1020)
115#define CONFIG_MP
116#endif
117
525f6c3a
PA
118#define CONFIG_HWCONFIG
119
728ece34
PA
120/*
121 * These can be toggled for performance analysis, otherwise use default.
122 */
123#define CONFIG_L2_CACHE /* toggle L2 cache */
124#define CONFIG_BTB /* toggle branch predition */
125
126#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
127
128#define CONFIG_ENABLE_36BIT_PHYS 1
129
e0082f7c
PA
130#ifdef CONFIG_PHYS_64BIT
131#define CONFIG_ADDR_MAP 1
132#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
133#endif
134
728ece34
PA
135#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
136#define CONFIG_SYS_MEMTEST_END 0x1fffffff
137#define CONFIG_PANIC_HANG /* do not reset board on panic */
138
f7780ec9
DD
139 /*
140 * Config the L2 Cache as L2 SRAM
141 */
142#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
143#ifdef CONFIG_PHYS_64BIT
144#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
145#else
146#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
147#endif
148#define CONFIG_SYS_L2_SIZE (512 << 10)
149#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
150
e46fedfe
TT
151#define CONFIG_SYS_CCSRBAR 0xffe00000
152#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
f7780ec9 153
8d22ddca 154#if defined(CONFIG_NAND_SPL)
e46fedfe 155#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
f7780ec9
DD
156#endif
157
728ece34
PA
158/* DDR Setup */
159#define CONFIG_FSL_DDR2
160#undef CONFIG_FSL_DDR_INTERACTIVE
161#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
728ece34
PA
162
163#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
164
165#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR size on P1_P2 RDBs */
166#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
168
169#define CONFIG_NUM_DDR_CONTROLLERS 1
170#define CONFIG_DIMM_SLOTS_PER_CTLR 1
171#define CONFIG_CHIP_SELECTS_PER_CTRL 1
172
173#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
174#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
175#define CONFIG_SYS_DDR_SBE 0x00FF0000
176
728ece34
PA
177/*
178 * Memory map
179 *
180 * 0x0000_0000 0x3fff_ffff DDR 1G cacheablen
b0c5ceb3
PK
181 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
182 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
728ece34
PA
183 *
184 * Localbus cacheable (TBD)
185 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
186 *
187 * Localbus non-cacheable
188 * 0xef00_0000 0xefff_ffff FLASH 16M non-cacheable
189 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
190 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable
191 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
192 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
193 */
194
195/*
196 * Local Bus Definitions
197 */
198#define CONFIG_SYS_FLASH_BASE 0xef000000 /* start of FLASH 16M */
199
e0082f7c
PA
200#ifdef CONFIG_PHYS_64BIT
201#define CONFIG_SYS_FLASH_BASE_PHYS 0xfef000000ull
202#else
728ece34 203#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
e0082f7c 204#endif
728ece34
PA
205
206#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
207 BR_PS_16 | BR_V)
208#define CONFIG_FLASH_OR_PRELIM 0xff000ff7
209
e0082f7c 210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
728ece34
PA
211#define CONFIG_SYS_FLASH_QUIET_TEST
212#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
213
214#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
215#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
216#undef CONFIG_SYS_FLASH_CHECKSUM
217#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
218#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
219
a55bb834
KG
220#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
221 defined(CONFIG_RAMBOOT_SPIFLASH)
f7780ec9 222#define CONFIG_SYS_RAMBOOT
a55bb834 223#define CONFIG_SYS_EXTRA_ENV_RELOC
f7780ec9
DD
224#else
225#undef CONFIG_SYS_RAMBOOT
226#endif
227
728ece34
PA
228#define CONFIG_FLASH_CFI_DRIVER
229#define CONFIG_SYS_FLASH_CFI
230#define CONFIG_SYS_FLASH_EMPTY_INFO
231#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
232
233#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
2bad42a0 234#define CONFIG_MISC_INIT_R
66e821eb 235#define CONFIG_HWCONFIG
728ece34
PA
236
237#define CONFIG_SYS_INIT_RAM_LOCK 1
238#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
e0082f7c
PA
239#ifdef CONFIG_PHYS_64BIT
240#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
241#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
242/* The assembler doesn't like typecast */
243#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
244 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
245 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
246#else
247#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
248#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
249#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
250#endif
553f0982 251#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
728ece34 252
553f0982 253#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
25ddd1fb 254 - GENERATED_GBL_DATA_SIZE)
728ece34
PA
255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
256
257#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
258#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
259
f7780ec9 260#ifndef CONFIG_NAND_SPL
728ece34 261#define CONFIG_SYS_NAND_BASE 0xffa00000
e0082f7c
PA
262#ifdef CONFIG_PHYS_64BIT
263#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
f7780ec9 264#else
e0082f7c 265#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
f7780ec9 266#endif
e0082f7c
PA
267#else
268#define CONFIG_SYS_NAND_BASE 0xfff00000
269#ifdef CONFIG_PHYS_64BIT
270#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
271#else
728ece34 272#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
e0082f7c
PA
273#endif
274#endif
275
6bbb3e93 276#define CONFIG_CMD_NAND
728ece34
PA
277#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
278#define CONFIG_SYS_MAX_NAND_DEVICE 1
728ece34 279#define CONFIG_MTD_NAND_VERIFY_WRITE
728ece34
PA
280#define CONFIG_NAND_FSL_ELBC 1
281#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
282
f7780ec9
DD
283/* NAND boot: 4K NAND loader config */
284#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
285#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
286#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
287#define CONFIG_SYS_NAND_U_BOOT_START (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
288#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
289#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
290#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
291
728ece34 292/* NAND flash config */
a3055c58 293#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
728ece34
PA
294 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
295 | BR_PS_8 /* Port Size = 8 bit */ \
296 | BR_MS_FCM /* MSEL = FCM */ \
297 | BR_V) /* valid */
298
a3055c58 299#define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
728ece34
PA
300 | OR_FCM_CSCT \
301 | OR_FCM_CST \
302 | OR_FCM_CHT \
303 | OR_FCM_SCY_1 \
304 | OR_FCM_TRLX \
305 | OR_FCM_EHTR)
306
f7780ec9 307#ifdef CONFIG_RAMBOOT_NAND
a3055c58
MM
308#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
309#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
f7780ec9
DD
310#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
311#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
312#else
728ece34
PA
313#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
314#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
315#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
316#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
f7780ec9 317#endif
728ece34
PA
318
319#define CONFIG_SYS_VSC7385_BASE 0xffb00000
320
e0082f7c
PA
321#ifdef CONFIG_PHYS_64BIT
322#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
323#else
728ece34 324#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
e0082f7c 325#endif
728ece34 326
09f9ee16
PA
327#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE) \
328 | BR_PS_8 | BR_V)
728ece34
PA
329#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
330 OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
331 OR_GPCM_EHTR | OR_GPCM_EAD)
332
333/* Serial Port - controlled on board with jumper J8
334 * open - index 2
335 * shorted - index 1
336 */
337#define CONFIG_CONS_INDEX 1
728ece34
PA
338#define CONFIG_SYS_NS16550
339#define CONFIG_SYS_NS16550_SERIAL
340#define CONFIG_SYS_NS16550_REG_SIZE 1
341#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
342#ifdef CONFIG_NAND_SPL
343#define CONFIG_NS16550_MIN_FUNCTIONS
344#endif
728ece34
PA
345
346#define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */
347#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
348
349#define CONFIG_SYS_BAUDRATE_TABLE \
350 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
351
352#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
353#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
354
355/* Use the HUSH parser */
356#define CONFIG_SYS_HUSH_PARSER
357#ifdef CONFIG_SYS_HUSH_PARSER
358#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
359#endif
360
361/*
362 * Pass open firmware flat tree
363 */
364#define CONFIG_OF_LIBFDT 1
365#define CONFIG_OF_BOARD_SETUP 1
366#define CONFIG_OF_STDOUT_VIA_ALIAS 1
367
728ece34
PA
368/* new uImage format support */
369#define CONFIG_FIT 1
370#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
371
372/* I2C */
373#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
374#define CONFIG_HARD_I2C /* I2C with hardware support */
375#undef CONFIG_SOFT_I2C /* I2C bit-banged */
376#define CONFIG_I2C_MULTI_BUS
377#define CONFIG_I2C_CMD_TREE
378#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address*/
728ece34
PA
379#define CONFIG_SYS_I2C_SLAVE 0x7F
380#define CONFIG_SYS_I2C_NOPROBES {{0,0x29}} /* Don't probe these addrs */
381#define CONFIG_SYS_I2C_OFFSET 0x3000
382#define CONFIG_SYS_I2C2_OFFSET 0x3100
383
384/*
385 * I2C2 EEPROM
386 */
387#define CONFIG_ID_EEPROM
388#ifdef CONFIG_ID_EEPROM
389#define CONFIG_SYS_I2C_EEPROM_NXID
390#endif
b1d67857 391#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
728ece34
PA
392#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
393#define CONFIG_SYS_EEPROM_BUS_NUM 1
394
cac29f25
PJ
395#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
396
728ece34 397#define CONFIG_RTC_DS1337
39c2a6eb 398#define CONFIG_SYS_RTC_DS1337_NOOSC
728ece34 399#define CONFIG_SYS_I2C_RTC_ADDR 0x68
c62a6cfb
PJ
400
401/* eSPI - Enhanced SPI */
402#define CONFIG_FSL_ESPI
403#define CONFIG_SPI_FLASH
404#define CONFIG_SPI_FLASH_SPANSION
405#define CONFIG_CMD_SF
406#define CONFIG_SF_DEFAULT_SPEED 10000000
407#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
408
728ece34
PA
409/*
410 * General PCI
411 * Memory space is mapped 1-1, but I/O space must start from 0.
412 */
413
b7070904 414#if defined(CONFIG_PCI)
b0c5ceb3 415/* controller 2, Slot 2, tgtid 2, Base address 9000 */
06eb4d8c 416#define CONFIG_SYS_PCIE2_NAME "Slot 1"
728ece34 417#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
e0082f7c
PA
418#ifdef CONFIG_PHYS_64BIT
419#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
420#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
421#else
728ece34
PA
422#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
423#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
e0082f7c 424#endif
728ece34 425#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
b0c5ceb3
PK
426#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
427#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
e0082f7c
PA
428#ifdef CONFIG_PHYS_64BIT
429#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
430#else
b0c5ceb3 431#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
e0082f7c 432#endif
728ece34
PA
433#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
434
435/* controller 1, Slot 1, tgtid 1, Base address a000 */
06eb4d8c 436#define CONFIG_SYS_PCIE1_NAME "Slot 2"
b0c5ceb3 437#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
e0082f7c
PA
438#ifdef CONFIG_PHYS_64BIT
439#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
440#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
441#else
b0c5ceb3
PK
442#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
443#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
e0082f7c 444#endif
728ece34 445#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
b0c5ceb3
PK
446#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
447#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
e0082f7c
PA
448#ifdef CONFIG_PHYS_64BIT
449#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
450#else
b0c5ceb3 451#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
e0082f7c 452#endif
728ece34
PA
453#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
454
728ece34
PA
455#define CONFIG_PCI_PNP /* do pci plug-and-play */
456
457#undef CONFIG_EEPRO100
458#undef CONFIG_TULIP
459#undef CONFIG_RTL8139
460
461#ifdef CONFIG_RTL8139
462/* This macro is used by RTL8139 but not defined in PPC architecture */
463#define KSEG1ADDR(x) (x)
464#define _IO_BASE 0x00000000
465#endif
466
467
468#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
469#define CONFIG_DOS_PARTITION
470
471#endif /* CONFIG_PCI */
472
728ece34 473
b7070904 474#if defined(CONFIG_TSEC_ENET)
728ece34
PA
475#define CONFIG_MII 1 /* MII PHY management */
476#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
477#define CONFIG_TSEC1 1
478#define CONFIG_TSEC1_NAME "eTSEC1"
479#define CONFIG_TSEC2 1
480#define CONFIG_TSEC2_NAME "eTSEC2"
481#define CONFIG_TSEC3 1
482#define CONFIG_TSEC3_NAME "eTSEC3"
483
484#define TSEC1_PHY_ADDR 2
485#define TSEC2_PHY_ADDR 0
486#define TSEC3_PHY_ADDR 1
487
488#define CONFIG_VSC7385_ENET
489
490#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
491#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
492#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
493
494#define TSEC1_PHYIDX 0
495#define TSEC2_PHYIDX 0
496#define TSEC3_PHYIDX 0
497
498/* Vitesse 7385 */
499
500#ifdef CONFIG_VSC7385_ENET
501/* The size of the VSC7385 firmware image */
502#define CONFIG_VSC7385_IMAGE_SIZE 8192
503#endif
504
505#define CONFIG_ETHPRIME "eTSEC1"
506
507#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
90b5bf21 508
728ece34
PA
509#endif /* CONFIG_TSEC_ENET */
510
511/*
512 * Environment
513 */
f7780ec9
DD
514#if defined(CONFIG_SYS_RAMBOOT)
515#if defined(CONFIG_RAMBOOT_NAND)
516 #define CONFIG_ENV_IS_IN_NAND 1
517 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
518 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
e59a93e7
PJ
519#elif defined(CONFIG_RAMBOOT_SDCARD)
520#define CONFIG_ENV_IS_IN_MMC
521#define CONFIG_ENV_SIZE 0x2000
522#define CONFIG_SYS_MMC_ENV_DEV 0
523#elif defined(CONFIG_RAMBOOT_SPIFLASH)
c62a6cfb
PJ
524 #define CONFIG_ENV_IS_IN_SPI_FLASH
525 #define CONFIG_ENV_SPI_BUS 0
526 #define CONFIG_ENV_SPI_CS 0
527 #define CONFIG_ENV_SPI_MAX_HZ 10000000
528 #define CONFIG_ENV_SPI_MODE 0
529 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
530 #define CONFIG_ENV_SECT_SIZE 0x10000
fad15096 531 #define CONFIG_ENV_SIZE 0x2000
f7780ec9 532#endif
728ece34 533#else
f7780ec9
DD
534 #define CONFIG_ENV_IS_IN_FLASH 1
535 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
536 #define CONFIG_ENV_ADDR 0xfff80000
537 #else
538 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
539 #endif
540 #define CONFIG_ENV_SIZE 0x2000
541 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
728ece34 542#endif
728ece34
PA
543
544#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
545#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
546
547/*
548 * Command line configuration.
549 */
550#include <config_cmd_default.h>
551
552#define CONFIG_CMD_DATE
553#define CONFIG_CMD_ELF
554#define CONFIG_CMD_I2C
555#define CONFIG_CMD_IRQ
556#define CONFIG_CMD_MII
557#define CONFIG_CMD_PING
558#define CONFIG_CMD_SETEXPR
199e262e 559#define CONFIG_CMD_REGINFO
728ece34
PA
560
561#if defined(CONFIG_PCI)
728ece34
PA
562#define CONFIG_CMD_NET
563#define CONFIG_CMD_PCI
564#endif
565
566#undef CONFIG_WATCHDOG /* watchdog disabled */
567
568#define CONFIG_MMC 1
569
570#ifdef CONFIG_MMC
571#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
572#define CONFIG_CMD_MMC
573#define CONFIG_DOS_PARTITION
574#define CONFIG_FSL_ESDHC
575#define CONFIG_GENERIC_MMC
576#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
577#ifdef CONFIG_P2020
578#define CONFIG_SYS_FSL_ESDHC_USE_PIO /* P2020 eSDHC DMA is not functional*/
579#endif
580#endif
581
1120ad60
RM
582#define CONFIG_HAS_FSL_DR_USB
583
584#if defined(CONFIG_HAS_FSL_DR_USB)
728ece34
PA
585#define CONFIG_USB_EHCI
586
587#ifdef CONFIG_USB_EHCI
588#define CONFIG_CMD_USB
589#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
590#define CONFIG_USB_EHCI_FSL
591#define CONFIG_USB_STORAGE
1120ad60 592#endif
728ece34
PA
593#endif
594
595#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
596#define CONFIG_CMD_EXT2
597#define CONFIG_CMD_FAT
598#define CONFIG_DOS_PARTITION
599#endif
600
601/*
602 * Miscellaneous configurable options
603 */
604#define CONFIG_SYS_LONGHELP /* undef to save memory */
605#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 606#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
728ece34
PA
607#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
608#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
609#if defined(CONFIG_CMD_KGDB)
610#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
611#else
612#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
613#endif
614#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
615 /* Print Buffer Size */
616#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
617#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
618#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
619
620/*
621 * For booting Linux, the board info and command line data
a832ac41 622 * have to be in the first 64 MB of memory, since this is
728ece34
PA
623 * the maximum mapped by the Linux kernel during initialization.
624 */
a832ac41
KG
625#define CONFIG_SYS_BOOTMAPSZ (64 << 20)/* Initial Memory map for Linux*/
626#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
728ece34 627
728ece34
PA
628#if defined(CONFIG_CMD_KGDB)
629#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
630#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
631#endif
632
633/*
634 * Environment Configuration
635 */
636
637#if defined(CONFIG_TSEC_ENET)
638#define CONFIG_HAS_ETH0
639#define CONFIG_HAS_ETH1
640#define CONFIG_HAS_ETH2
641#endif
642
643#define CONFIG_HOSTNAME P2020RDB
8b3637c6 644#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 645#define CONFIG_BOOTFILE "uImage"
728ece34
PA
646#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
647
648/* default location for tftp and bootm */
649#define CONFIG_LOADADDR 1000000
650
651#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
652#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
653
654#define CONFIG_BAUDRATE 115200
655
656#define CONFIG_EXTRA_ENV_SETTINGS \
657 "netdev=eth0\0" \
658 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
659 "loadaddr=1000000\0" \
728ece34 660 "tftpflash=tftpboot $loadaddr $uboot; " \
14d0a02a
WD
661 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
662 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
663 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
664 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
665 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
728ece34
PA
666 "consoledev=ttyS0\0" \
667 "ramdiskaddr=2000000\0" \
668 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
669 "fdtaddr=c00000\0" \
670 "fdtfile=p2020rdb.dtb\0" \
671 "bdev=sda1\0" \
672 "jffs2nor=mtdblock3\0" \
673 "norbootaddr=ef080000\0" \
674 "norfdtaddr=ef040000\0" \
675 "jffs2nand=mtdblock9\0" \
676 "nandbootaddr=100000\0" \
677 "nandfdtaddr=80000\0" \
678 "nandimgsize=400000\0" \
679 "nandfdtsize=80000\0" \
68d4230c 680 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
728ece34
PA
681 "vscfw_addr=ef000000\0" \
682 "othbootargs=ramdisk_size=600000\0" \
683 "usbfatboot=setenv bootargs root=/dev/ram rw " \
684 "console=$consoledev,$baudrate $othbootargs; " \
685 "usb start;" \
686 "fatload usb 0:2 $loadaddr $bootfile;" \
687 "fatload usb 0:2 $fdtaddr $fdtfile;" \
688 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
689 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
690 "usbext2boot=setenv bootargs root=/dev/ram rw " \
691 "console=$consoledev,$baudrate $othbootargs; " \
692 "usb start;" \
693 "ext2load usb 0:4 $loadaddr $bootfile;" \
694 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
695 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
696 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
697 "norboot=setenv bootargs root=/dev/$jffs2nor rw " \
698 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
699 "bootm $norbootaddr - $norfdtaddr\0" \
700 "nandboot=setenv bootargs root=/dev/$jffs2nand rw rootfstype=jffs2 " \
701 "console=$consoledev,$baudrate $othbootargs;" \
702 "nand read 2000000 $nandbootaddr $nandimgsize;" \
703 "nand read 3000000 $nandfdtaddr $nandfdtsize;" \
704 "bootm 2000000 - 3000000;\0"
705
706#define CONFIG_NFSBOOTCOMMAND \
707 "setenv bootargs root=/dev/nfs rw " \
708 "nfsroot=$serverip:$rootpath " \
709 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
710 "console=$consoledev,$baudrate $othbootargs;" \
711 "tftp $loadaddr $bootfile;" \
712 "tftp $fdtaddr $fdtfile;" \
713 "bootm $loadaddr - $fdtaddr"
714
715#define CONFIG_HDBOOT \
716 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
717 "console=$consoledev,$baudrate $othbootargs;" \
718 "usb start;" \
719 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
720 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
721 "bootm $loadaddr - $fdtaddr"
722
723#define CONFIG_RAMBOOTCOMMAND \
724 "setenv bootargs root=/dev/ram rw " \
725 "console=$consoledev,$baudrate $othbootargs; " \
726 "tftp $ramdiskaddr $ramdiskfile;" \
727 "tftp $loadaddr $bootfile;" \
728 "tftp $fdtaddr $fdtfile;" \
729 "bootm $loadaddr $ramdiskaddr $fdtaddr"
730
731#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
732
733#endif /* __CONFIG_H */