]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PIP405.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / PIP405.h
CommitLineData
c609719b
WD
1/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
c609719b
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c609719b 20#define CONFIG_PIP405 1 /* ...on a PIP405 board */
2ae18241
WD
21
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
3f2b5bb6 24
c609719b
WD
25/***********************************************************
26 * Clock
27 ***********************************************************/
28#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
29
acf02697 30
a1aa0bb5
JL
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
35#define CONFIG_BOOTP_BOOTPATH
36#define CONFIG_BOOTP_GATEWAY
37#define CONFIG_BOOTP_HOSTNAME
38
39
acf02697
JL
40/*
41 * Command line configuration.
42 */
acf02697 43#define CONFIG_CMD_IDE
acf02697
JL
44#define CONFIG_CMD_PCI
45#define CONFIG_CMD_CACHE
46#define CONFIG_CMD_IRQ
47#define CONFIG_CMD_EEPROM
acf02697
JL
48#define CONFIG_CMD_REGINFO
49#define CONFIG_CMD_FDC
50#define CONFIG_CMD_SCSI
51#define CONFIG_CMD_FAT
52#define CONFIG_CMD_DATE
acf02697
JL
53#define CONFIG_CMD_MII
54#define CONFIG_CMD_SDRAM
acf02697
JL
55#define CONFIG_CMD_SAVES
56#define CONFIG_CMD_BSP
57
c609719b
WD
58/**************************************************************
59 * I2C Stuff:
60 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
61 * 0x53.
62 * Caution: on the same bus is the SPD (Serial Presens Detect
63 * EEPROM of the SDRAM
64 * The Atmel EEPROM uses 16Bit addressing.
65 ***************************************************************/
880540de
DE
66#define CONFIG_SYS_I2C
67#define CONFIG_SYS_I2C_PPC4XX
68#define CONFIG_SYS_I2C_PPC4XX_CH0
69#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
70#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
c609719b 71
6d0f6bcf
JCPV
72#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
73#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
bb1f8b4f 74#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
75#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
76#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
c609719b 77
6d0f6bcf
JCPV
78#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
79#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
c609719b
WD
80 /* 64 byte page write mode using*/
81 /* last 6 bits of the address */
6d0f6bcf 82#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b
WD
83
84
85/***************************************************************
86 * Definitions for Serial Presence Detect EEPROM address
87 * (to get SDRAM settings)
88 ***************************************************************/
89#define SPD_EEPROM_ADDRESS 0x50
90
c837dcb1 91#define CONFIG_BOARD_EARLY_INIT_F
21be309b
DM
92#define CONFIG_BOARD_EARLY_INIT_R
93
c609719b
WD
94/**************************************************************
95 * Environment definitions
96 **************************************************************/
97#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
98
99
100#define CONFIG_BOOTDELAY 5
101/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
2afbe4ed 102/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
53677ef1 103#define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
c609719b
WD
104
105
3e38691e 106#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
c609719b
WD
107#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
108
109#define CONFIG_IPADDR 10.0.0.100
110#define CONFIG_SERVERIP 10.0.0.1
111#define CONFIG_PREBOOT
112/***************************************************************
113 * defines if the console is stored in the environment
114 ***************************************************************/
6d0f6bcf 115#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
c609719b
WD
116/***************************************************************
117 * defines if an overwrite_console function exists
118 *************************************************************/
6d0f6bcf
JCPV
119#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
120#define CONFIG_SYS_CONSOLE_INFO_QUIET
c609719b
WD
121/***************************************************************
122 * defines if the overwrite_console should be stored in the
123 * environment
124 **************************************************************/
6d0f6bcf 125#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
c609719b
WD
126
127/**************************************************************
128 * loads config
129 *************************************************************/
130#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 131#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c609719b 132
7205e407 133#define CONFIG_MISC_INIT_R
c609719b
WD
134/***********************************************************
135 * Miscellaneous configurable options
136 **********************************************************/
6d0f6bcf 137#define CONFIG_SYS_LONGHELP /* undef to save memory */
acf02697 138#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 139#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 140#else
6d0f6bcf 141#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c609719b 142#endif
6d0f6bcf
JCPV
143#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
144#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
145#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c609719b 146
6d0f6bcf
JCPV
147#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
148#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
c609719b 149
550650dd 150#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
151#define CONFIG_SYS_NS16550_SERIAL
152#define CONFIG_SYS_NS16550_REG_SIZE 1
153#define CONFIG_SYS_NS16550_CLK get_serial_clock()
154
6d0f6bcf
JCPV
155#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
156#define CONFIG_SYS_BASE_BAUD 691200
c609719b
WD
157
158/* The following table includes the supported baudrates */
6d0f6bcf 159#define CONFIG_SYS_BAUDRATE_TABLE \
c609719b
WD
160 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
161 57600, 115200, 230400, 460800, 921600 }
162
6d0f6bcf
JCPV
163#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
164#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c609719b 165
c609719b
WD
166/*-----------------------------------------------------------------------
167 * PCI stuff
168 *-----------------------------------------------------------------------
169 */
170#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
171#define PCI_HOST_FORCE 1 /* configure as pci host */
172#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
173
174#define CONFIG_PCI /* include pci support */
842033e6 175#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
c609719b
WD
176#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
177#define CONFIG_PCI_PNP /* pci plug-and-play */
178 /* resource configuration */
6d0f6bcf
JCPV
179#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
180#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
181#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
182#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
183#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
184#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
185#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
186#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
c609719b
WD
187
188/*-----------------------------------------------------------------------
189 * Start addresses for the final memory configuration
190 * (Set up by the startup code)
6d0f6bcf 191 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c609719b 192 */
6d0f6bcf
JCPV
193#define CONFIG_SYS_SDRAM_BASE 0x00000000
194#define CONFIG_SYS_FLASH_BASE 0xFFF80000
195#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
196#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
197#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
c609719b
WD
198
199/*
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
203 */
6d0f6bcf 204#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
c609719b
WD
205/*-----------------------------------------------------------------------
206 * FLASH organization
207 */
21be309b
DM
208#define CONFIG_SYS_UPDATE_FLASH_SIZE
209#define CONFIG_SYS_FLASH_PROTECTION
210#define CONFIG_SYS_FLASH_EMPTY_INFO
211
212#define CONFIG_SYS_FLASH_CFI
213#define CONFIG_FLASH_CFI_DRIVER
214
215#define CONFIG_FLASH_SHOW_PROGRESS 45
c609719b 216
21be309b
DM
217#define CONFIG_SYS_MAX_FLASH_BANKS 1
218#define CONFIG_SYS_MAX_FLASH_SECT 256
c609719b 219
c609719b
WD
220/*
221 * Init Memory Controller:
222 */
7205e407
WD
223#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
224#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
225/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
226#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
c609719b 227
c837dcb1 228#define CONFIG_BOARD_EARLY_INIT_F
c609719b
WD
229
230/* Configuration Port location */
231#define CONFIG_PORT_ADDR 0xF4000000
232#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
233
234
c609719b
WD
235/*-----------------------------------------------------------------------
236 * Definitions for initial stack pointer and data area (in On Chip SRAM)
237 */
6d0f6bcf
JCPV
238#define CONFIG_SYS_TEMP_STACK_OCM 1
239#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
240#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
241#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
553f0982 242#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
25ddd1fb 243#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c609719b 245
c609719b
WD
246/***********************************************************************
247 * External peripheral base address
248 ***********************************************************************/
6d0f6bcf 249#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
c609719b
WD
250
251/***********************************************************************
252 * Last Stage Init
253 ***********************************************************************/
254#define CONFIG_LAST_STAGE_INIT
255/************************************************************
256 * Ethernet Stuff
257 ***********************************************************/
96e21f86 258#define CONFIG_PPC4xx_EMAC
c609719b
WD
259#define CONFIG_MII 1 /* MII PHY management */
260#define CONFIG_PHY_ADDR 1 /* PHY address */
c609719b
WD
261/************************************************************
262 * RTC
263 ***********************************************************/
264#define CONFIG_RTC_MC146818
265#undef CONFIG_WATCHDOG /* watchdog disabled */
266
267/************************************************************
268 * IDE/ATA stuff
269 ************************************************************/
6d0f6bcf
JCPV
270#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
271#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
c609719b 272
6d0f6bcf
JCPV
273#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
274#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
275#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
276#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
277#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
278#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
c609719b
WD
279
280#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
281#undef CONFIG_IDE_LED /* no led for ide supported */
282#define CONFIG_IDE_RESET /* reset for ide supported... */
283#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
7205e407 284#define CONFIG_SUPPORT_VFAT
c609719b
WD
285
286/************************************************************
287 * ATAPI support (experimental)
288 ************************************************************/
289#define CONFIG_ATAPI /* enable ATAPI Support */
290
291/************************************************************
292 * SCSI support (experimental) only SYM53C8xx supported
293 ************************************************************/
294#define CONFIG_SCSI_SYM53C8XX
6d0f6bcf
JCPV
295#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
296#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
297#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
298#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
c609719b
WD
299
300/************************************************************
301 * Disk-On-Chip configuration
302 ************************************************************/
6d0f6bcf
JCPV
303#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
304#define CONFIG_SYS_DOC_SHORT_TIMEOUT
305#define CONFIG_SYS_DOC_SUPPORT_2000
306#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
c609719b
WD
307
308/************************************************************
309 * DISK Partition support
310 ************************************************************/
311#define CONFIG_DOS_PARTITION
312#define CONFIG_MAC_PARTITION
313#define CONFIG_ISO_PARTITION /* Experimental */
314
c609719b
WD
315/************************************************************
316 * Video support
317 ************************************************************/
318#define CONFIG_VIDEO /*To enable video controller support */
319#define CONFIG_VIDEO_CT69000
320#define CONFIG_CFB_CONSOLE
321#define CONFIG_VIDEO_LOGO
322#define CONFIG_CONSOLE_EXTRA_INFO
323#define CONFIG_VGA_AS_SINGLE_DEVICE
324#define CONFIG_VIDEO_SW_CURSOR
325#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
326
327/************************************************************
328 * USB support
329 ************************************************************/
330#define CONFIG_USB_UHCI
331#define CONFIG_USB_KEYBOARD
332#define CONFIG_USB_STORAGE
333
334/* Enable needed helper functions */
52cb4d4f 335#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
c609719b
WD
336
337/************************************************************
338 * Debug support
339 ************************************************************/
acf02697 340#if defined(CONFIG_CMD_KGDB)
c609719b 341#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c609719b
WD
342#endif
343
a2663ea4
WD
344/************************************************************
345 * support BZIP2 compression
346 ************************************************************/
347#define CONFIG_BZIP2 1
348
c609719b
WD
349/************************************************************
350 * Ident
351 ************************************************************/
352#define VERSION_TAG "released"
f3e0de60
WD
353#define CONFIG_ISO_STRING "MEV-10066-001"
354#define CONFIG_IDENT_STRING "\n(c) 2002 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
c609719b
WD
355
356
357#endif /* __CONFIG_H */