]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PLU405.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / PLU405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
13fdf8a6
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1 21#define CONFIG_PLU405 1 /* ...on a PLU405 board */
13fdf8a6 22
2ae18241 23#define CONFIG_SYS_TEXT_BASE 0xFFF80000
a5ee5c69 24#define CONFIG_DISPLAY_BOARDINFO
2ae18241 25
c837dcb1
WD
26#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
27#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 28
a20b27a3 29#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
13fdf8a6
SR
30
31#define CONFIG_BAUDRATE 9600
13fdf8a6
SR
32
33#undef CONFIG_BOOTARGS
a20b27a3
SR
34#undef CONFIG_BOOTCOMMAND
35
36#define CONFIG_PREBOOT /* enable preboot variable */
37
6d0f6bcf 38#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 39
f9fc6a58 40#undef CONFIG_HAS_ETH1
a20b27a3 41
96e21f86 42#define CONFIG_PPC4xx_EMAC
13fdf8a6 43#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 44#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 45#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
9ec367aa 46#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
a20b27a3
SR
47
48#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 49
acf02697 50
a1aa0bb5
JL
51/*
52 * BOOTP options
53 */
54#define CONFIG_BOOTP_BOOTFILESIZE
55#define CONFIG_BOOTP_BOOTPATH
56#define CONFIG_BOOTP_GATEWAY
57#define CONFIG_BOOTP_HOSTNAME
58
59
acf02697
JL
60/*
61 * Command line configuration.
62 */
acf02697
JL
63#define CONFIG_CMD_DHCP
64#define CONFIG_CMD_PCI
65#define CONFIG_CMD_IRQ
66#define CONFIG_CMD_IDE
67#define CONFIG_CMD_FAT
acf02697
JL
68#define CONFIG_CMD_NAND
69#define CONFIG_CMD_DATE
70#define CONFIG_CMD_I2C
71#define CONFIG_CMD_MII
72#define CONFIG_CMD_PING
73#define CONFIG_CMD_EEPROM
17e65c21 74#define CONFIG_CMD_USB
acf02697 75
13fdf8a6
SR
76#define CONFIG_MAC_PARTITION
77#define CONFIG_DOS_PARTITION
78
a20b27a3
SR
79#define CONFIG_SUPPORT_VFAT
80
c837dcb1 81#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 82
c837dcb1 83#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 84#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
13fdf8a6 85
c837dcb1 86#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
87
88/*
89 * Miscellaneous configurable options
90 */
6d0f6bcf 91#define CONFIG_SYS_LONGHELP /* undef to save memory */
13fdf8a6 92
6d0f6bcf 93#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
13fdf8a6 94
acf02697 95#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 96#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 97#else
6d0f6bcf 98#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 99#endif
6d0f6bcf
JCPV
100#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
101#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
102#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 103
6d0f6bcf 104#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 105
6d0f6bcf 106#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
13fdf8a6 107
a20b27a3
SR
108#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
109
6d0f6bcf
JCPV
110#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
111#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 112
550650dd 113#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
114#define CONFIG_SYS_NS16550_SERIAL
115#define CONFIG_SYS_NS16550_REG_SIZE 1
116#define CONFIG_SYS_NS16550_CLK get_serial_clock()
117
6d0f6bcf 118#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 119#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
120
121/* The following table includes the supported baudrates */
6d0f6bcf 122#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
123 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
124 57600, 115200, 230400, 460800, 921600 }
125
6d0f6bcf
JCPV
126#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
127#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 128
17e65c21 129#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
13fdf8a6 130#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
a20b27a3
SR
131#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
132
c837dcb1 133#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
13fdf8a6 134
6d0f6bcf 135#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6 136
9ec367aa 137/*
13fdf8a6 138 * NAND-FLASH stuff
13fdf8a6 139 */
6d0f6bcf 140#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
6d0f6bcf 141#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c 142#define NAND_BIG_DELAY_US 25
addb2e16 143
6d0f6bcf
JCPV
144#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
145#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
146#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
147#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 148
6d0f6bcf
JCPV
149#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
150#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 151
9ec367aa 152/*
13fdf8a6 153 * PCI stuff
13fdf8a6 154 */
a20b27a3
SR
155#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
156#define PCI_HOST_FORCE 1 /* configure as pci host */
157#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
158
159#define CONFIG_PCI /* include pci support */
842033e6 160#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
17e65c21 161#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
a20b27a3
SR
162#define CONFIG_PCI_PNP /* do pci plug-and-play */
163 /* resource configuration */
164
165#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
166
167#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
168
6d0f6bcf
JCPV
169#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
170#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
171#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
172#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
173#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
174#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
175#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
176#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
177#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
13fdf8a6 178
9ec367aa 179/*
13fdf8a6 180 * IDE/ATA stuff
13fdf8a6 181 */
c837dcb1
WD
182#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
183#undef CONFIG_IDE_LED /* no led for ide supported */
13fdf8a6
SR
184#define CONFIG_IDE_RESET 1 /* reset for ide supported */
185
6d0f6bcf 186#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
9ec367aa 187/* max. 1 drives per IDE bus */
6d0f6bcf 188#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
13fdf8a6 189
6d0f6bcf
JCPV
190#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
191#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
13fdf8a6 192
6d0f6bcf
JCPV
193#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
194#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
195#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
13fdf8a6
SR
196
197/*
198 * For booting Linux, the board info and command line data
199 * have to be in the first 8 MB of memory, since this is
200 * the maximum mapped by the Linux kernel during initialization.
201 */
6d0f6bcf 202#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
9ec367aa
MF
203
204/*
13fdf8a6
SR
205 * FLASH organization
206 */
9ec367aa 207#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
13fdf8a6 208
6d0f6bcf
JCPV
209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
210#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 211
6d0f6bcf
JCPV
212#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 214
6d0f6bcf
JCPV
215#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
216#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
217#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
13fdf8a6
SR
218/*
219 * The following defines are added for buggy IOP480 byte interface.
220 * All other boards should use the standard values (CPCI405 etc.)
221 */
6d0f6bcf
JCPV
222#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
223#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
224#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 225
6d0f6bcf 226#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
13fdf8a6 227
9ec367aa 228/*
13fdf8a6
SR
229 * Start addresses for the final memory configuration
230 * (Set up by the startup code)
6d0f6bcf 231 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 232 */
6d0f6bcf 233#define CONFIG_SYS_SDRAM_BASE 0x00000000
985edacc 234#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
235#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
236#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
985edacc 237#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
13fdf8a6 238
9ec367aa 239/*
13fdf8a6
SR
240 * Environment Variable setup
241 */
bb1f8b4f 242#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
243#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
244#define CONFIG_ENV_SIZE 0x700
13fdf8a6 245
9ec367aa
MF
246/*
247 * I2C EEPROM (24WC16) for environment
13fdf8a6 248 */
880540de
DE
249#define CONFIG_SYS_I2C
250#define CONFIG_SYS_I2C_PPC4XX
251#define CONFIG_SYS_I2C_PPC4XX_CH0
252#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
253#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
13fdf8a6 254
6d0f6bcf
JCPV
255#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
256#define CONFIG_SYS_EEPROM_WREN 1
bd84ee4c 257
9ec367aa 258/* 24WC16 */
6d0f6bcf 259#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
9ec367aa 260/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
261#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
262#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
9ec367aa
MF
263 /* 16 byte page write mode using */
264 /* last 4 bits of the address */
6d0f6bcf 265#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 266
9ec367aa 267/*
13fdf8a6
SR
268 * External Bus Controller (EBC) Setup
269 */
be0db3e3
MF
270#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
271#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
9ec367aa
MF
272#define DUART0_BA 0xF0000400 /* DUART Base Address */
273#define DUART1_BA 0xF0000408 /* DUART Base Address */
274#define RTC_BA 0xF0000500 /* RTC Base Address */
275#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
6d0f6bcf 276#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
9ec367aa
MF
277
278/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
279/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
6d0f6bcf 280#define CONFIG_SYS_EBC_PB0AP 0x92015480
9ec367aa 281/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
6d0f6bcf 282#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
13fdf8a6 283
9ec367aa 284/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf 285#define CONFIG_SYS_EBC_PB1AP 0x92015480
9ec367aa 286/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 287#define CONFIG_SYS_EBC_PB1CR 0xF4018000
13fdf8a6 288
9ec367aa
MF
289/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
290/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 291#define CONFIG_SYS_EBC_PB2AP 0x010053C0
9ec367aa 292/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 293#define CONFIG_SYS_EBC_PB2CR 0xF0018000
13fdf8a6 294
9ec367aa
MF
295/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
296/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 297#define CONFIG_SYS_EBC_PB3AP 0x010053C0
9ec367aa 298/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
6d0f6bcf 299#define CONFIG_SYS_EBC_PB3CR 0xF011A000
13fdf8a6 300
9ec367aa 301/*
13fdf8a6
SR
302 * FPGA stuff
303 */
6d0f6bcf 304#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
13fdf8a6
SR
305
306/* FPGA internal regs */
6d0f6bcf 307#define CONFIG_SYS_FPGA_CTRL 0x000
13fdf8a6
SR
308
309/* FPGA Control Reg */
6d0f6bcf
JCPV
310#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
311#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
312#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
13fdf8a6 313
6d0f6bcf
JCPV
314#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
315#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
316
317/* FPGA program pin configuration */
6d0f6bcf
JCPV
318#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
319#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
320#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
321#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
322#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6 323
9ec367aa 324/*
13fdf8a6
SR
325 * Definitions for initial stack pointer and data area (in data cache)
326 */
327/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 328#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
329
330/* On Chip Memory location */
6d0f6bcf
JCPV
331#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
332#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
333#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 334#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 335
25ddd1fb 336#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 337#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6 338
9ec367aa 339/*
13fdf8a6
SR
340 * Definitions for GPIO setup (PPC405EP specific)
341 *
c837dcb1
WD
342 * GPIO0[0] - External Bus Controller BLAST output
343 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
344 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
345 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
346 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
347 * GPIO0[24-27] - UART0 control signal inputs/outputs
348 * GPIO0[28-29] - UART1 data signal input/output
349 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
350 */
afabb498
SR
351#define CONFIG_SYS_GPIO0_OSRL 0x00000550
352#define CONFIG_SYS_GPIO0_OSRH 0x00000110
353#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
354#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 355#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 356#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 357#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
13fdf8a6 358
6d0f6bcf
JCPV
359#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
360#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
13fdf8a6 361
13fdf8a6 362/*
9ec367aa 363 * Default speed selection (cpu_plb_opb_ebc) in MHz.
13fdf8a6
SR
364 * This value will be set if iic boot eprom is disabled.
365 */
17e65c21 366#if 1
c837dcb1
WD
367#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
368#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
369#endif
370#if 0
c837dcb1
WD
371#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
372#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6 373#endif
17e65c21 374#if 0
c837dcb1
WD
375#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
376#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
377#endif
378
17e65c21
MF
379/*
380 * PCI OHCI controller
381 */
382#define CONFIG_USB_OHCI_NEW 1
383#define CONFIG_PCI_OHCI 1
6d0f6bcf
JCPV
384#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
385#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
386#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
17e65c21
MF
387#define CONFIG_USB_STORAGE 1
388
985edacc
MF
389/*
390 * UBI
391 */
392#define CONFIG_CMD_UBI
393#define CONFIG_RBTREE
394#define CONFIG_MTD_DEVICE
395#define CONFIG_MTD_PARTITIONS
396#define CONFIG_CMD_MTDPARTS
397#define CONFIG_LZO
398
13fdf8a6 399#endif /* __CONFIG_H */