]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PMC440.h
ppc4xx: Consolidate pci_target_init() function
[people/ms/u-boot.git] / include / configs / PMC440.h
CommitLineData
8ba132ca 1/*
76b565b6 2 * (C) Copyright 2007-2008
8ba132ca
MF
3 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on the sequoia configuration file.
5 *
6 * (C) Copyright 2006-2007
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/************************************************************************
30 * PMC440.h - configuration for esd PMC440 boards
31 ***********************************************************************/
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/*-----------------------------------------------------------------------
36 * High Level Configuration Options
37 *----------------------------------------------------------------------*/
38#define CONFIG_440EPX 1 /* Specific PPC440EPx */
39#define CONFIG_440 1 /* ... PPC440 family */
40#define CONFIG_4xx 1 /* ... PPC4xx family */
41
42#define CONFIG_SYS_CLK_FREQ 33333400
43
ff41ffc9 44#if 0 /* temporary disabled because OS/9 does not like dcache on startup */
8ba132ca 45#define CONFIG_4xx_DCACHE /* enable dcache */
ff41ffc9 46#endif
8ba132ca
MF
47
48#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
76b565b6 49#define CONFIG_MISC_INIT_F 1
8ba132ca
MF
50#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
51#define CONFIG_BOARD_TYPES 1 /* support board types */
52/*-----------------------------------------------------------------------
53 * Base addresses -- Note these are effective addresses where the
54 * actual resources get mapped (not physical addresses)
55 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
56#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
57#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
8ba132ca
MF
58
59#define CONFIG_PRAM 0 /* use pram variable to overwrite */
60
6d0f6bcf
JCPV
61#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
62#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
63#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
64#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
65#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
66#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
67#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
68#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
69#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
70#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
71#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
72#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
73#define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
8ba132ca
MF
74
75/* Don't change either of these */
6d0f6bcf 76#define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
8ba132ca 77
6d0f6bcf
JCPV
78#define CONFIG_SYS_USB2D0_BASE 0xe0000100
79#define CONFIG_SYS_USB_DEVICE 0xe0000000
80#define CONFIG_SYS_USB_HOST 0xe0000400
81#define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
82#define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
76b565b6 83#define CONFIG_SYS_RESET_BASE 0xef200000
8ba132ca
MF
84
85/*-----------------------------------------------------------------------
86 * Initial RAM & stack pointer
87 *----------------------------------------------------------------------*/
88/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
6d0f6bcf
JCPV
89#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
90#define CONFIG_SYS_INIT_RAM_END (4 << 10)
91#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
92#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
93#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
8ba132ca
MF
94
95/*-----------------------------------------------------------------------
96 * Serial Port
97 *----------------------------------------------------------------------*/
6d0f6bcf 98#undef CONFIG_SYS_EXT_SERIAL_CLOCK
8ba132ca
MF
99#define CONFIG_BAUDRATE 115200
100#define CONFIG_SERIAL_MULTI 1
101#undef CONFIG_UART1_CONSOLE /* console on front panel */
102
6d0f6bcf 103#define CONFIG_SYS_BAUDRATE_TABLE \
8ba132ca
MF
104 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
105
106/*-----------------------------------------------------------------------
107 * Environment
108 *----------------------------------------------------------------------*/
109#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
bb1f8b4f 110#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
8ba132ca 111#else
51bfee19 112#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
0e8d1586 113#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
8ba132ca
MF
114#endif
115
116/*-----------------------------------------------------------------------
117 * RTC
118 *----------------------------------------------------------------------*/
119#define CONFIG_RTC_RX8025
120
121/*-----------------------------------------------------------------------
122 * FLASH related
123 *----------------------------------------------------------------------*/
6d0f6bcf 124#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 125#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
8ba132ca 126
6d0f6bcf 127#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
8ba132ca 128
6d0f6bcf
JCPV
129#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
8ba132ca 131
6d0f6bcf
JCPV
132#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
133#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
8ba132ca 134
6d0f6bcf
JCPV
135#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
136#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
8ba132ca 137
6d0f6bcf
JCPV
138#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
139#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
8ba132ca 140
5a1aceb0 141#ifdef CONFIG_ENV_IS_IN_FLASH
0e8d1586 142#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 143#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
76b565b6 144#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
8ba132ca
MF
145
146/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
147#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
148#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8ba132ca
MF
149#endif
150
bb1f8b4f 151#ifdef CONFIG_ENV_IS_IN_EEPROM
0e8d1586
JCPV
152#define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
153#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
8ba132ca
MF
154#endif
155
156/*
157 * IPL (Initial Program Loader, integrated inside CPU)
158 * Will load first 4k from NAND (SPL) into cache and execute it from there.
159 *
160 * SPL (Secondary Program Loader)
161 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
162 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
163 * controller and the NAND controller so that the special U-Boot image can be
164 * loaded from NAND to SDRAM.
165 *
166 * NUB (NAND U-Boot)
167 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
168 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
169 *
170 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
171 * set up. While still running from cache, I experienced problems accessing
172 * the NAND controller. sr - 2006-08-25
173 */
7d5d7563 174#if defined (CONFIG_NAND_U_BOOT)
6d0f6bcf
JCPV
175#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
176#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
177#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
178#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
179#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
180#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
8ba132ca
MF
181
182/*
183 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
184 */
6d0f6bcf
JCPV
185#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
186#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
8ba132ca
MF
187
188/*
189 * Now the NAND chip has to be defined (no autodetection used!)
190 */
6d0f6bcf
JCPV
191#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
192#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
193#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
194#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
195#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
196
197#define CONFIG_SYS_NAND_ECCSIZE 256
198#define CONFIG_SYS_NAND_ECCBYTES 3
199#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
200#define CONFIG_SYS_NAND_OOBSIZE 16
201#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
202#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
7d5d7563 203#endif
8ba132ca 204
51bfee19 205#ifdef CONFIG_ENV_IS_IN_NAND
8ba132ca
MF
206/*
207 * For NAND booting the environment is embedded in the U-Boot image. Please take
208 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
209 */
6d0f6bcf
JCPV
210#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
211#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
0e8d1586 212#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
8ba132ca
MF
213#endif
214
215/*-----------------------------------------------------------------------
216 * DDR SDRAM
217 *----------------------------------------------------------------------*/
8ba132ca
MF
218#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
219#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
220#endif
3aed3aa2
JCPV
221#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
222 /* 440EPx errata CHIP 11 */
8ba132ca
MF
223
224/*-----------------------------------------------------------------------
225 * I2C
226 *----------------------------------------------------------------------*/
227#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
228#undef CONFIG_SOFT_I2C /* I2C bit-banged */
76b565b6 229#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
6d0f6bcf 230#define CONFIG_SYS_I2C_SLAVE 0x7F
8ba132ca 231
8ba132ca
MF
232#define CONFIG_I2C_MULTI_BUS 1
233
6d0f6bcf 234#define CONFIG_SYS_I2C_MULTI_EEPROMS
8ba132ca 235
6d0f6bcf
JCPV
236#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
237#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
238#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
239#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
240#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
8ba132ca 241
6d0f6bcf
JCPV
242#define CONFIG_SYS_EEPROM_WREN 1
243#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
8ba132ca
MF
244
245/*
246 * standard dtt sensor configuration - bottom bit will determine local or
247 * remote sensor of the TMP401
248 */
249#define CONFIG_DTT_SENSORS { 0, 1 }
250
251/*
252 * The PMC440 uses a TI TMP401 temperature sensor. This part
253 * is basically compatible to the ADM1021 that is supported
254 * by U-Boot.
255 *
256 * - i2c addr 0x4c
257 * - conversion rate 0x02 = 0.25 conversions/second
258 * - ALERT ouput disabled
259 * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
260 * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
261 */
262#define CONFIG_DTT_ADM1021
6d0f6bcf 263#define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
8ba132ca 264
76b565b6
MF
265#define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
266 "\\\"painit\\\" to preboot command"
8ba132ca
MF
267
268#undef CONFIG_BOOTARGS
269
270/* Setup some board specific values for the default environment variables */
271#define CONFIG_HOSTNAME pmc440
76b565b6
MF
272#define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
273#define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
8ba132ca
MF
274
275#define CONFIG_EXTRA_ENV_SETTINGS \
76b565b6
MF
276 CONFIG_SYS_BOOTFILE \
277 CONFIG_SYS_ROOTPATH \
278 "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
8ba132ca 279 "netdev=eth0\0" \
ff41ffc9 280 "ethrotate=no\0" \
8ba132ca
MF
281 "nfsargs=setenv bootargs root=/dev/nfs rw " \
282 "nfsroot=${serverip}:${rootpath}\0" \
283 "ramargs=setenv bootargs root=/dev/ram rw\0" \
284 "addip=setenv bootargs ${bootargs} " \
76b565b6
MF
285 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
286 ":${hostname}:${netdev}:off panic=1\0" \
8ba132ca 287 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
76b565b6
MF
288 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
289 "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
290 "nand_boot=run nandargs addip addtty addmisc;bootm ${kernel_addr}\0" \
291 "nand_boot_fdt=run nandargs addip addtty addmisc;" \
292 "bootm ${kernel_addr} - ${fdt_addr}\0" \
293 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
294 "run nfsargs addip addtty addmisc;" \
295 "bootm\0" \
296 "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
297 "tftp ${fdt_addr_r} ${fdt_file};" \
298 "run nfsargs addip addtty addmisc;" \
299 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
300 "kernel_addr=ffc00000\0" \
301 "kernel_addr_r=200000\0" \
302 "fpga_addr=fff00000\0" \
303 "fdt_addr=fff80000\0" \
304 "fdt_addr_r=800000\0" \
305 "fpga=fpga loadb 0 ${fpga_addr}\0" \
8ba132ca 306 "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
76b565b6
MF
307 "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
308 "cp.b 200000 fffa0000 60000\0" \
8ba132ca
MF
309 ""
310
311#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
312
313#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 314#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
8ba132ca 315
96e21f86 316#define CONFIG_PPC4xx_EMAC
8ba132ca
MF
317#define CONFIG_IBM_EMAC4_V4 1
318#define CONFIG_MII 1 /* MII PHY management */
319#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
320
321#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
322
323#define CONFIG_HAS_ETH0
6d0f6bcf 324#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
8ba132ca
MF
325
326#define CONFIG_NET_MULTI 1
327#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
328#define CONFIG_PHY1_ADDR 1
329#define CONFIG_RESET_PHY_R 1
330
331/* USB */
332#define CONFIG_USB_OHCI_NEW
333#define CONFIG_USB_STORAGE
6d0f6bcf 334#define CONFIG_SYS_OHCI_BE_CONTROLLER
8ba132ca 335
6d0f6bcf
JCPV
336#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
337#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
338#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
339#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
340#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
8ba132ca
MF
341
342/* Comment this out to enable USB 1.1 device */
343#define USB_2_0_DEVICE
344
345/* Partitions */
346#define CONFIG_MAC_PARTITION
347#define CONFIG_DOS_PARTITION
348#define CONFIG_ISO_PARTITION
349
350#include <config_cmd_default.h>
351
352#define CONFIG_CMD_BSP
353#define CONFIG_CMD_DATE
354#define CONFIG_CMD_ASKENV
355#define CONFIG_CMD_DHCP
356#define CONFIG_CMD_DTT
357#define CONFIG_CMD_DIAG
358#define CONFIG_CMD_EEPROM
359#define CONFIG_CMD_ELF
360#define CONFIG_CMD_FAT
361#define CONFIG_CMD_I2C
362#define CONFIG_CMD_IRQ
363#define CONFIG_CMD_MII
364#define CONFIG_CMD_NAND
365#define CONFIG_CMD_NET
366#define CONFIG_CMD_NFS
367#define CONFIG_CMD_PCI
368#define CONFIG_CMD_PING
369#define CONFIG_CMD_USB
370#define CONFIG_CMD_REGINFO
371#define CONFIG_CMD_SDRAM
372
373/* POST support */
6d0f6bcf
JCPV
374#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
375 CONFIG_SYS_POST_CPU | \
376 CONFIG_SYS_POST_UART | \
377 CONFIG_SYS_POST_I2C | \
378 CONFIG_SYS_POST_CACHE | \
379 CONFIG_SYS_POST_FPU | \
380 CONFIG_SYS_POST_ETHER | \
381 CONFIG_SYS_POST_SPR)
8ba132ca 382
6d0f6bcf 383#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
8ba132ca 384#define CONFIG_LOGBUFFER
76b565b6 385#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
8ba132ca 386
6d0f6bcf 387#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
8ba132ca
MF
388
389#define CONFIG_SUPPORT_VFAT
390
391/*-----------------------------------------------------------------------
392 * Miscellaneous configurable options
393 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
394#define CONFIG_SYS_LONGHELP /* undef to save memory */
395#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
be88b169 396#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 397#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8ba132ca 398#else
6d0f6bcf 399#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8ba132ca 400#endif
6d0f6bcf
JCPV
401#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
402#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
403#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
8ba132ca 404
6d0f6bcf
JCPV
405#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
406#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
8ba132ca 407
6d0f6bcf
JCPV
408#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
409#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
8ba132ca 410
6d0f6bcf 411#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
8ba132ca
MF
412
413#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
414#define CONFIG_LOOPW 1 /* enable loopw command */
415#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
416#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
417#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
418
419#define CONFIG_AUTOBOOT_KEYED 1
c37207d7
WD
420#define CONFIG_AUTOBOOT_PROMPT \
421 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
8ba132ca
MF
422#undef CONFIG_AUTOBOOT_DELAY_STR
423#define CONFIG_AUTOBOOT_STOP_STR " "
424
425/*-----------------------------------------------------------------------
426 * PCI stuff
427 *----------------------------------------------------------------------*/
428/* General PCI */
429#define CONFIG_PCI /* include pci support */
430#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
6d0f6bcf 431#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
8ba132ca 432#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 433#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
8ba132ca
MF
434
435/* Board-specific PCI */
6d0f6bcf
JCPV
436#define CONFIG_SYS_PCI_TARGET_INIT
437#define CONFIG_SYS_PCI_MASTER_INIT
8ba132ca
MF
438
439/* PCI identification */
6d0f6bcf
JCPV
440#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
441#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
442#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
1095493a
SR
443/* for weak __pci_target_init() */
444#define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
6d0f6bcf
JCPV
445#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
446#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
8ba132ca
MF
447
448/*
449 * For booting Linux, the board info and command line data
450 * have to be in the first 8 MB of memory, since this is
451 * the maximum mapped by the Linux kernel during initialization.
452 */
6d0f6bcf 453#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
8ba132ca
MF
454
455/*-----------------------------------------------------------------------
456 * FPGA stuff
457 *----------------------------------------------------------------------*/
458#define CONFIG_FPGA
459#define CONFIG_FPGA_XILINX
460#define CONFIG_FPGA_SPARTAN2
461#define CONFIG_FPGA_SPARTAN3
462
463#define CONFIG_FPGA_COUNT 2
464/*-----------------------------------------------------------------------
465 * External Bus Controller (EBC) Setup
466 *----------------------------------------------------------------------*/
467
468/*
469 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
470 */
471#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
6d0f6bcf 472#define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
8ba132ca
MF
473
474/* Memory Bank 0 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
475#define CONFIG_SYS_EBC_PB0AP 0x03017200
476#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
8ba132ca
MF
477
478/* Memory Bank 2 (NAND-FLASH) initialization */
6d0f6bcf
JCPV
479#define CONFIG_SYS_EBC_PB2AP 0x018003c0
480#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
8ba132ca 481#else
6d0f6bcf 482#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
8ba132ca 483/* Memory Bank 2 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
484#define CONFIG_SYS_EBC_PB2AP 0x03017200
485#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FLASH_BASE | 0xda000)
8ba132ca
MF
486
487/* Memory Bank 0 (NAND-FLASH) initialization */
6d0f6bcf
JCPV
488#define CONFIG_SYS_EBC_PB0AP 0x018003c0
489#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
8ba132ca
MF
490#endif
491
76b565b6 492/* Memory Bank 1 (RESET) initialization */
455ae7e8 493#define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
3aed3aa2 494#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
76b565b6 495
8ba132ca 496/* Memory Bank 4 (FPGA / 32Bit) initialization */
6d0f6bcf
JCPV
497#define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
498#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
8ba132ca
MF
499
500/* Memory Bank 5 (FPGA / 16Bit) initialization */
6d0f6bcf
JCPV
501#define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
502#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
8ba132ca
MF
503
504/*-----------------------------------------------------------------------
505 * NAND FLASH
506 *----------------------------------------------------------------------*/
6d0f6bcf 507#define CONFIG_SYS_MAX_NAND_DEVICE 1
6d0f6bcf
JCPV
508#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
509#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
510#define CONFIG_SYS_NAND_QUIET_TEST 1
8ba132ca
MF
511
512/*
513 * Internal Definitions
514 *
515 * Boot Flags
516 */
517#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
518#define BOOTFLAG_WARM 0x02 /* Software reboot */
519
be88b169 520#if defined(CONFIG_CMD_KGDB)
8ba132ca
MF
521#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
522#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
523#endif
524
525/* pass open firmware flat tree */
526#define CONFIG_OF_LIBFDT 1
527#define CONFIG_OF_BOARD_SETUP 1
528
76b565b6
MF
529#define CONFIG_API 1
530
8ba132ca 531#endif /* __CONFIG_H */