]>
Commit | Line | Data |
---|---|---|
aba80048 SL |
1 | /* |
2 | * Copyright 2014 Freescale Semiconductor, Inc. | |
3 | * | |
4 | * SPDX-License-Identifier: GPL-2.0+ | |
5 | */ | |
6 | ||
7 | /* | |
8 | * T1024/T1023 QDS board configuration file | |
9 | */ | |
10 | ||
11 | #ifndef __T1024QDS_H | |
12 | #define __T1024QDS_H | |
13 | ||
14 | /* High Level Configuration Options */ | |
aba80048 SL |
15 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
16 | #define CONFIG_MP /* support multiple processors */ | |
aba80048 SL |
17 | #define CONFIG_ENABLE_36BIT_PHYS |
18 | ||
19 | #ifdef CONFIG_PHYS_64BIT | |
20 | #define CONFIG_ADDR_MAP 1 | |
21 | #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ | |
22 | #endif | |
23 | ||
24 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ | |
51370d56 | 25 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
aba80048 | 26 | |
aba80048 SL |
27 | #define CONFIG_ENV_OVERWRITE |
28 | ||
29 | #define CONFIG_DEEP_SLEEP | |
aba80048 SL |
30 | |
31 | #ifdef CONFIG_RAMBOOT_PBL | |
32 | #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg | |
aba80048 SL |
33 | #define CONFIG_SPL_FLUSH_IMAGE |
34 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
aba80048 SL |
35 | #define CONFIG_SYS_TEXT_BASE 0x00201000 |
36 | #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 | |
37 | #define CONFIG_SPL_PAD_TO 0x40000 | |
38 | #define CONFIG_SPL_MAX_SIZE 0x28000 | |
39 | #define RESET_VECTOR_OFFSET 0x27FFC | |
40 | #define BOOT_PAGE_OFFSET 0x27000 | |
41 | #ifdef CONFIG_SPL_BUILD | |
42 | #define CONFIG_SPL_SKIP_RELOCATE | |
43 | #define CONFIG_SPL_COMMON_INIT_DDR | |
44 | #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE | |
aba80048 SL |
45 | #endif |
46 | ||
47 | #ifdef CONFIG_NAND | |
aba80048 SL |
48 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
49 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 | |
50 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 | |
51 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) | |
52 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" | |
ec90ac73 | 53 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_nand_rcw.cfg |
aba80048 SL |
54 | #define CONFIG_SPL_NAND_BOOT |
55 | #endif | |
56 | ||
57 | #ifdef CONFIG_SPIFLASH | |
58 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC | |
aba80048 SL |
59 | #define CONFIG_SPL_SPI_FLASH_MINIMAL |
60 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) | |
61 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) | |
62 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) | |
63 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) | |
64 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" | |
65 | #ifndef CONFIG_SPL_BUILD | |
66 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC | |
67 | #endif | |
ec90ac73 | 68 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_spi_rcw.cfg |
aba80048 SL |
69 | #define CONFIG_SPL_SPI_BOOT |
70 | #endif | |
71 | ||
72 | #ifdef CONFIG_SDCARD | |
73 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC | |
aba80048 SL |
74 | #define CONFIG_SPL_MMC_MINIMAL |
75 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) | |
76 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) | |
77 | #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) | |
78 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) | |
79 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" | |
80 | #ifndef CONFIG_SPL_BUILD | |
81 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC | |
82 | #endif | |
ec90ac73 | 83 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_sd_rcw.cfg |
aba80048 SL |
84 | #define CONFIG_SPL_MMC_BOOT |
85 | #endif | |
86 | ||
87 | #endif /* CONFIG_RAMBOOT_PBL */ | |
88 | ||
89 | #ifndef CONFIG_SYS_TEXT_BASE | |
90 | #define CONFIG_SYS_TEXT_BASE 0xeff40000 | |
91 | #endif | |
92 | ||
93 | #ifndef CONFIG_RESET_VECTOR_ADDRESS | |
94 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc | |
95 | #endif | |
96 | ||
e856bdcf | 97 | #ifdef CONFIG_MTD_NOR_FLASH |
aba80048 SL |
98 | #define CONFIG_FLASH_CFI_DRIVER |
99 | #define CONFIG_SYS_FLASH_CFI | |
100 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE | |
101 | #endif | |
102 | ||
103 | /* PCIe Boot - Master */ | |
104 | #define CONFIG_SRIO_PCIE_BOOT_MASTER | |
105 | /* | |
106 | * for slave u-boot IMAGE instored in master memory space, | |
107 | * PHYS must be aligned based on the SIZE | |
108 | */ | |
109 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull | |
110 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ | |
111 | #ifdef CONFIG_PHYS_64BIT | |
112 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull | |
113 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull | |
114 | #else | |
115 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000 | |
116 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000 | |
117 | #endif | |
118 | /* | |
119 | * for slave UCODE and ENV instored in master memory space, | |
120 | * PHYS must be aligned based on the SIZE | |
121 | */ | |
122 | #ifdef CONFIG_PHYS_64BIT | |
123 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull | |
124 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull | |
125 | #else | |
126 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000 | |
127 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000 | |
128 | #endif | |
129 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ | |
130 | /* slave core release by master*/ | |
131 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 | |
132 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ | |
133 | ||
134 | /* PCIe Boot - Slave */ | |
135 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE | |
136 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 | |
137 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ | |
138 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) | |
139 | /* Set 1M boot space for PCIe boot */ | |
140 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) | |
141 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ | |
142 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) | |
143 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc | |
aba80048 SL |
144 | #endif |
145 | ||
146 | #if defined(CONFIG_SPIFLASH) | |
147 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
148 | #define CONFIG_ENV_IS_IN_SPI_FLASH | |
149 | #define CONFIG_ENV_SPI_BUS 0 | |
150 | #define CONFIG_ENV_SPI_CS 0 | |
151 | #define CONFIG_ENV_SPI_MAX_HZ 10000000 | |
152 | #define CONFIG_ENV_SPI_MODE 0 | |
153 | #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ | |
154 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ | |
155 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
156 | #elif defined(CONFIG_SDCARD) | |
157 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
aba80048 SL |
158 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
159 | #define CONFIG_ENV_SIZE 0x2000 | |
160 | #define CONFIG_ENV_OFFSET (512 * 0x800) | |
161 | #elif defined(CONFIG_NAND) | |
162 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
aba80048 SL |
163 | #define CONFIG_ENV_SIZE 0x2000 |
164 | #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) | |
165 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) | |
166 | #define CONFIG_ENV_IS_IN_REMOTE | |
167 | #define CONFIG_ENV_ADDR 0xffe20000 | |
168 | #define CONFIG_ENV_SIZE 0x2000 | |
169 | #elif defined(CONFIG_ENV_IS_NOWHERE) | |
170 | #define CONFIG_ENV_SIZE 0x2000 | |
171 | #else | |
aba80048 SL |
172 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
173 | #define CONFIG_ENV_SIZE 0x2000 | |
174 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ | |
175 | #endif | |
176 | ||
aba80048 SL |
177 | #ifndef __ASSEMBLY__ |
178 | unsigned long get_board_sys_clk(void); | |
179 | unsigned long get_board_ddr_clk(void); | |
180 | #endif | |
181 | ||
182 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() | |
183 | #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() | |
184 | ||
185 | /* | |
186 | * These can be toggled for performance analysis, otherwise use default. | |
187 | */ | |
188 | #define CONFIG_SYS_CACHE_STASHING | |
189 | #define CONFIG_BACKSIDE_L2_CACHE | |
190 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E | |
191 | #define CONFIG_BTB /* toggle branch predition */ | |
192 | #define CONFIG_DDR_ECC | |
193 | #ifdef CONFIG_DDR_ECC | |
194 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER | |
195 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef | |
196 | #endif | |
197 | ||
198 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ | |
199 | #define CONFIG_SYS_MEMTEST_END 0x00400000 | |
200 | #define CONFIG_SYS_ALT_MEMTEST | |
201 | #define CONFIG_PANIC_HANG /* do not reset board on panic */ | |
202 | ||
203 | /* | |
204 | * Config the L3 Cache as L3 SRAM | |
205 | */ | |
206 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 | |
207 | #define CONFIG_SYS_L3_SIZE (256 << 10) | |
208 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) | |
209 | #ifdef CONFIG_RAMBOOT_PBL | |
210 | #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) | |
211 | #endif | |
212 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) | |
213 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) | |
214 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) | |
215 | #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) | |
216 | ||
217 | #ifdef CONFIG_PHYS_64BIT | |
218 | #define CONFIG_SYS_DCSRBAR 0xf0000000 | |
219 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull | |
220 | #endif | |
221 | ||
222 | /* EEPROM */ | |
223 | #define CONFIG_ID_EEPROM | |
224 | #define CONFIG_SYS_I2C_EEPROM_NXID | |
225 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 | |
226 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 | |
227 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
228 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 | |
229 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 | |
230 | ||
231 | /* | |
232 | * DDR Setup | |
233 | */ | |
234 | #define CONFIG_VERY_BIG_RAM | |
235 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
236 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
237 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 | |
238 | #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) | |
239 | #define CONFIG_DDR_SPD | |
aba80048 SL |
240 | |
241 | #define CONFIG_SYS_SPD_BUS_NUM 0 | |
242 | #define SPD_EEPROM_ADDRESS 0x51 | |
243 | ||
244 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ | |
245 | ||
246 | /* | |
247 | * IFC Definitions | |
248 | */ | |
249 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 | |
250 | #ifdef CONFIG_PHYS_64BIT | |
251 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) | |
252 | #else | |
253 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE | |
254 | #endif | |
255 | ||
256 | #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) | |
257 | #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ | |
258 | + 0x8000000) | \ | |
259 | CSPR_PORT_SIZE_16 | \ | |
260 | CSPR_MSEL_NOR | \ | |
261 | CSPR_V) | |
262 | #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) | |
263 | #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ | |
264 | CSPR_PORT_SIZE_16 | \ | |
265 | CSPR_MSEL_NOR | \ | |
266 | CSPR_V) | |
267 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) | |
268 | /* NOR Flash Timing Params */ | |
269 | #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 | |
270 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ | |
271 | FTIM0_NOR_TEADC(0x5) | \ | |
272 | FTIM0_NOR_TEAHC(0x5)) | |
273 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ | |
274 | FTIM1_NOR_TRAD_NOR(0x1A) |\ | |
275 | FTIM1_NOR_TSEQRAD_NOR(0x13)) | |
276 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ | |
277 | FTIM2_NOR_TCH(0x4) | \ | |
278 | FTIM2_NOR_TWPH(0x0E) | \ | |
279 | FTIM2_NOR_TWP(0x1c)) | |
280 | #define CONFIG_SYS_NOR_FTIM3 0x0 | |
281 | ||
282 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
283 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
284 | ||
285 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ | |
286 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ | |
287 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
288 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
289 | ||
290 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
291 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ | |
292 | + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} | |
293 | #define CONFIG_FSL_QIXIS /* use common QIXIS code */ | |
294 | #define QIXIS_BASE 0xffdf0000 | |
295 | #ifdef CONFIG_PHYS_64BIT | |
296 | #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) | |
297 | #else | |
298 | #define QIXIS_BASE_PHYS QIXIS_BASE | |
299 | #endif | |
300 | #define QIXIS_LBMAP_SWITCH 0x06 | |
301 | #define QIXIS_LBMAP_MASK 0x0f | |
302 | #define QIXIS_LBMAP_SHIFT 0 | |
303 | #define QIXIS_LBMAP_DFLTBANK 0x00 | |
304 | #define QIXIS_LBMAP_ALTBANK 0x04 | |
305 | #define QIXIS_RST_CTL_RESET 0x31 | |
306 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 | |
307 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 | |
308 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 | |
309 | #define QIXIS_RST_FORCE_MEM 0x01 | |
310 | ||
311 | #define CONFIG_SYS_CSPR3_EXT (0xf) | |
312 | #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ | |
313 | | CSPR_PORT_SIZE_8 \ | |
314 | | CSPR_MSEL_GPCM \ | |
315 | | CSPR_V) | |
316 | #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) | |
317 | #define CONFIG_SYS_CSOR3 0x0 | |
318 | /* QIXIS Timing parameters for IFC CS3 */ | |
319 | #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ | |
320 | FTIM0_GPCM_TEADC(0x0e) | \ | |
321 | FTIM0_GPCM_TEAHC(0x0e)) | |
322 | #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ | |
323 | FTIM1_GPCM_TRAD(0x3f)) | |
324 | #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ | |
325 | FTIM2_GPCM_TCH(0x8) | \ | |
326 | FTIM2_GPCM_TWP(0x1f)) | |
327 | #define CONFIG_SYS_CS3_FTIM3 0x0 | |
328 | ||
329 | #define CONFIG_NAND_FSL_IFC | |
330 | #define CONFIG_SYS_NAND_BASE 0xff800000 | |
331 | #ifdef CONFIG_PHYS_64BIT | |
332 | #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) | |
333 | #else | |
334 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE | |
335 | #endif | |
336 | #define CONFIG_SYS_NAND_CSPR_EXT (0xf) | |
337 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ | |
338 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ | |
339 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ | |
340 | | CSPR_V) | |
341 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) | |
342 | ||
343 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ | |
344 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
345 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
346 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ | |
347 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ | |
348 | | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ | |
349 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
350 | ||
351 | #define CONFIG_SYS_NAND_ONFI_DETECTION | |
352 | ||
353 | /* ONFI NAND Flash mode0 Timing Params */ | |
354 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ | |
355 | FTIM0_NAND_TWP(0x18) | \ | |
356 | FTIM0_NAND_TWCHT(0x07) | \ | |
357 | FTIM0_NAND_TWH(0x0a)) | |
358 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ | |
359 | FTIM1_NAND_TWBE(0x39) | \ | |
360 | FTIM1_NAND_TRR(0x0e) | \ | |
361 | FTIM1_NAND_TRP(0x18)) | |
362 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ | |
363 | FTIM2_NAND_TREH(0x0a) | \ | |
364 | FTIM2_NAND_TWHRE(0x1e)) | |
365 | #define CONFIG_SYS_NAND_FTIM3 0x0 | |
366 | ||
367 | #define CONFIG_SYS_NAND_DDR_LAW 11 | |
368 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
369 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
aba80048 SL |
370 | #define CONFIG_CMD_NAND |
371 | ||
372 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
373 | ||
374 | #if defined(CONFIG_NAND) | |
375 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT | |
376 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR | |
377 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK | |
378 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR | |
379 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
380 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
381 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
382 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
383 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT | |
384 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR | |
385 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
386 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
387 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
388 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
389 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
390 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
391 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT | |
392 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR | |
393 | #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK | |
394 | #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR | |
395 | #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
396 | #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
397 | #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
398 | #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
399 | #else | |
400 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT | |
401 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR | |
402 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK | |
403 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR | |
404 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
405 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
406 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
407 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
408 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT | |
409 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR | |
410 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
411 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
412 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
413 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
414 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
415 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
416 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT | |
417 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR | |
418 | #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK | |
419 | #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR | |
420 | #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
421 | #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
422 | #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
423 | #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
424 | #endif | |
425 | ||
426 | #ifdef CONFIG_SPL_BUILD | |
427 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE | |
428 | #else | |
429 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE | |
430 | #endif | |
431 | ||
432 | #if defined(CONFIG_RAMBOOT_PBL) | |
433 | #define CONFIG_SYS_RAMBOOT | |
434 | #endif | |
435 | ||
436 | #define CONFIG_BOARD_EARLY_INIT_R | |
437 | #define CONFIG_MISC_INIT_R | |
438 | ||
439 | #define CONFIG_HWCONFIG | |
440 | ||
441 | /* define to use L1 as initial stack */ | |
442 | #define CONFIG_L1_INIT_RAM | |
443 | #define CONFIG_SYS_INIT_RAM_LOCK | |
444 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ | |
445 | #ifdef CONFIG_PHYS_64BIT | |
446 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf | |
b3142e2c | 447 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
aba80048 SL |
448 | /* The assembler doesn't like typecast */ |
449 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ | |
450 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ | |
451 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) | |
452 | #else | |
b3142e2c | 453 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */ |
aba80048 SL |
454 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
455 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS | |
456 | #endif | |
457 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 | |
458 | ||
459 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ | |
460 | GENERATED_GBL_DATA_SIZE) | |
461 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
462 | ||
463 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) | |
464 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) | |
465 | ||
466 | /* Serial Port */ | |
467 | #define CONFIG_CONS_INDEX 1 | |
aba80048 SL |
468 | #define CONFIG_SYS_NS16550_SERIAL |
469 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
470 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) | |
471 | ||
472 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
473 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
474 | ||
475 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) | |
476 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) | |
477 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) | |
478 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) | |
aba80048 | 479 | |
aba80048 | 480 | /* Video */ |
e5d5f5a8 | 481 | #ifdef CONFIG_ARCH_T1024 /* no DIU on T1023 */ |
aba80048 SL |
482 | #define CONFIG_FSL_DIU_FB |
483 | #ifdef CONFIG_FSL_DIU_FB | |
484 | #define CONFIG_FSL_DIU_CH7301 | |
485 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) | |
aba80048 SL |
486 | #define CONFIG_VIDEO_LOGO |
487 | #define CONFIG_VIDEO_BMP_LOGO | |
488 | #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS | |
489 | /* | |
490 | * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so | |
491 | * disable empty flash sector detection, which is I/O-intensive. | |
492 | */ | |
493 | #undef CONFIG_SYS_FLASH_EMPTY_INFO | |
494 | #endif | |
495 | #endif | |
496 | ||
aba80048 SL |
497 | /* I2C */ |
498 | #define CONFIG_SYS_I2C | |
499 | #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ | |
500 | #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */ | |
501 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
502 | #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */ | |
503 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
504 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 | |
505 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 | |
506 | ||
507 | #define I2C_MUX_PCA_ADDR 0x77 | |
508 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ | |
10227aaa SL |
509 | #define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */ |
510 | #define I2C_RETIMER_ADDR 0x18 | |
aba80048 SL |
511 | |
512 | /* I2C bus multiplexer */ | |
513 | #define I2C_MUX_CH_DEFAULT 0x8 | |
514 | #define I2C_MUX_CH_DIU 0xC | |
10227aaa SL |
515 | #define I2C_MUX_CH5 0xD |
516 | #define I2C_MUX_CH7 0xF | |
aba80048 SL |
517 | |
518 | /* LDI/DVI Encoder for display */ | |
519 | #define CONFIG_SYS_I2C_LDI_ADDR 0x38 | |
520 | #define CONFIG_SYS_I2C_DVI_ADDR 0x75 | |
521 | ||
522 | /* | |
523 | * RTC configuration | |
524 | */ | |
525 | #define RTC | |
526 | #define CONFIG_RTC_DS3231 1 | |
527 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
528 | ||
529 | /* | |
530 | * eSPI - Enhanced SPI | |
531 | */ | |
aba80048 | 532 | #ifndef CONFIG_SPL_BUILD |
aba80048 | 533 | #endif |
aba80048 SL |
534 | #define CONFIG_SPI_FLASH_BAR |
535 | #define CONFIG_SF_DEFAULT_SPEED 10000000 | |
536 | #define CONFIG_SF_DEFAULT_MODE 0 | |
537 | ||
538 | /* | |
539 | * General PCIe | |
540 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
541 | */ | |
b38eaec5 RD |
542 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
543 | #define CONFIG_PCIE2 /* PCIE controller 2 */ | |
544 | #define CONFIG_PCIE3 /* PCIE controller 3 */ | |
aba80048 SL |
545 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
546 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ | |
547 | #define CONFIG_PCI_INDIRECT_BRIDGE | |
548 | ||
549 | #ifdef CONFIG_PCI | |
550 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ | |
551 | #ifdef CONFIG_PCIE1 | |
552 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 | |
553 | #ifdef CONFIG_PHYS_64BIT | |
554 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 | |
555 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull | |
556 | #else | |
557 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 | |
558 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 | |
559 | #endif | |
560 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ | |
561 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 | |
562 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 | |
563 | #ifdef CONFIG_PHYS_64BIT | |
564 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull | |
565 | #else | |
566 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 | |
567 | #endif | |
568 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ | |
569 | #endif | |
570 | ||
571 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ | |
572 | #ifdef CONFIG_PCIE2 | |
573 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 | |
574 | #ifdef CONFIG_PHYS_64BIT | |
575 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 | |
576 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull | |
577 | #else | |
578 | #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 | |
579 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000 | |
580 | #endif | |
581 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ | |
582 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 | |
583 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 | |
584 | #ifdef CONFIG_PHYS_64BIT | |
585 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull | |
586 | #else | |
587 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 | |
588 | #endif | |
589 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ | |
590 | #endif | |
591 | ||
592 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ | |
593 | #ifdef CONFIG_PCIE3 | |
594 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 | |
595 | #ifdef CONFIG_PHYS_64BIT | |
596 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 | |
597 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull | |
598 | #else | |
599 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000 | |
600 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000 | |
601 | #endif | |
602 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ | |
603 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 | |
604 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 | |
605 | #ifdef CONFIG_PHYS_64BIT | |
606 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull | |
607 | #else | |
608 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 | |
609 | #endif | |
610 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ | |
611 | #endif | |
612 | ||
aba80048 | 613 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
aba80048 SL |
614 | #endif /* CONFIG_PCI */ |
615 | ||
616 | /* | |
617 | *SATA | |
618 | */ | |
619 | #define CONFIG_FSL_SATA_V2 | |
620 | #ifdef CONFIG_FSL_SATA_V2 | |
621 | #define CONFIG_LIBATA | |
622 | #define CONFIG_FSL_SATA | |
623 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 | |
624 | #define CONFIG_SATA1 | |
625 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR | |
626 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA | |
627 | #define CONFIG_LBA48 | |
aba80048 SL |
628 | #endif |
629 | ||
630 | /* | |
631 | * USB | |
632 | */ | |
633 | #define CONFIG_HAS_FSL_DR_USB | |
634 | ||
635 | #ifdef CONFIG_HAS_FSL_DR_USB | |
aba80048 SL |
636 | #define CONFIG_USB_EHCI_FSL |
637 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET | |
aba80048 SL |
638 | #endif |
639 | ||
640 | /* | |
641 | * SDHC | |
642 | */ | |
aba80048 SL |
643 | #ifdef CONFIG_MMC |
644 | #define CONFIG_FSL_ESDHC | |
645 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR | |
aba80048 SL |
646 | #endif |
647 | ||
648 | /* Qman/Bman */ | |
649 | #ifndef CONFIG_NOBQFMAN | |
650 | #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ | |
2a8b3422 | 651 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
aba80048 SL |
652 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
653 | #ifdef CONFIG_PHYS_64BIT | |
654 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull | |
655 | #else | |
656 | #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE | |
657 | #endif | |
658 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
659 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
660 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 | |
661 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE | |
662 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
663 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ | |
664 | CONFIG_SYS_BMAN_CENA_SIZE) | |
665 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
666 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 | |
2a8b3422 | 667 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
aba80048 SL |
668 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 |
669 | #ifdef CONFIG_PHYS_64BIT | |
670 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull | |
671 | #else | |
672 | #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE | |
673 | #endif | |
674 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
675 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
676 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 | |
677 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE | |
678 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
679 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ | |
680 | CONFIG_SYS_QMAN_CENA_SIZE) | |
681 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
682 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 | |
aba80048 SL |
683 | |
684 | #define CONFIG_SYS_DPAA_FMAN | |
685 | ||
686 | #define CONFIG_QE | |
687 | #define CONFIG_U_QE | |
688 | /* Default address of microcode for the Linux FMan driver */ | |
689 | #if defined(CONFIG_SPIFLASH) | |
690 | /* | |
691 | * env is stored at 0x100000, sector size is 0x10000, ucode is stored after | |
692 | * env, so we got 0x110000. | |
693 | */ | |
694 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH | |
695 | #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 | |
696 | #define CONFIG_SYS_QE_FW_ADDR 0x130000 | |
697 | #elif defined(CONFIG_SDCARD) | |
698 | /* | |
699 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is | |
700 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is | |
701 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). | |
702 | */ | |
703 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC | |
704 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) | |
705 | #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) | |
706 | #elif defined(CONFIG_NAND) | |
707 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND | |
708 | #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) | |
709 | #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE) | |
710 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) | |
711 | /* | |
712 | * Slave has no ucode locally, it can fetch this from remote. When implementing | |
713 | * in two corenet boards, slave's ucode could be stored in master's memory | |
714 | * space, the address can be mapped from slave TLB->slave LAW-> | |
715 | * slave SRIO or PCIE outbound window->master inbound window-> | |
716 | * master LAW->the ucode address in master's memory space. | |
717 | */ | |
718 | #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE | |
719 | #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 | |
720 | #else | |
721 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR | |
722 | #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 | |
723 | #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000 | |
724 | #endif | |
725 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 | |
726 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) | |
727 | #endif /* CONFIG_NOBQFMAN */ | |
728 | ||
729 | #ifdef CONFIG_SYS_DPAA_FMAN | |
730 | #define CONFIG_FMAN_ENET | |
731 | #define CONFIG_PHYLIB_10G | |
732 | #define CONFIG_PHY_VITESSE | |
733 | #define CONFIG_PHY_REALTEK | |
734 | #define CONFIG_PHY_TERANETICS | |
735 | #define RGMII_PHY1_ADDR 0x1 | |
736 | #define RGMII_PHY2_ADDR 0x2 | |
737 | #define SGMII_CARD_AQ_PHY_ADDR_S3 0x3 | |
738 | #define SGMII_CARD_AQ_PHY_ADDR_S4 0x4 | |
739 | #define SGMII_CARD_AQ_PHY_ADDR_S5 0x5 | |
740 | #define SGMII_CARD_PORT1_PHY_ADDR 0x1C | |
741 | #define SGMII_CARD_PORT2_PHY_ADDR 0x1D | |
742 | #define SGMII_CARD_PORT3_PHY_ADDR 0x1E | |
743 | #define SGMII_CARD_PORT4_PHY_ADDR 0x1F | |
744 | #endif | |
745 | ||
746 | #ifdef CONFIG_FMAN_ENET | |
747 | #define CONFIG_MII /* MII PHY management */ | |
748 | #define CONFIG_ETHPRIME "FM1@DTSEC4" | |
749 | #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ | |
750 | #endif | |
751 | ||
752 | /* | |
753 | * Dynamic MTD Partition support with mtdparts | |
754 | */ | |
e856bdcf | 755 | #ifdef CONFIG_MTD_NOR_FLASH |
aba80048 SL |
756 | #define CONFIG_MTD_DEVICE |
757 | #define CONFIG_MTD_PARTITIONS | |
aba80048 SL |
758 | #define CONFIG_FLASH_CFI_MTD |
759 | #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ | |
760 | "spi0=spife110000.0" | |
761 | #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ | |
762 | "128k(dtb),96m(fs),-(user);"\ | |
763 | "fff800000.flash:2m(uboot),9m(kernel),"\ | |
764 | "128k(dtb),96m(fs),-(user);spife110000.0:" \ | |
765 | "2m(uboot),9m(kernel),128k(dtb),-(user)" | |
766 | #endif | |
767 | ||
768 | /* | |
769 | * Environment | |
770 | */ | |
771 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
772 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
773 | ||
774 | /* | |
775 | * Command line configuration. | |
776 | */ | |
aba80048 | 777 | #define CONFIG_CMD_REGINFO |
aba80048 SL |
778 | |
779 | #ifdef CONFIG_PCI | |
780 | #define CONFIG_CMD_PCI | |
aba80048 SL |
781 | #endif |
782 | ||
783 | /* | |
784 | * Miscellaneous configurable options | |
785 | */ | |
786 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
787 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ | |
788 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ | |
789 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
aba80048 SL |
790 | #ifdef CONFIG_CMD_KGDB |
791 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
792 | #else | |
793 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
794 | #endif | |
795 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) | |
796 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
797 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
798 | ||
799 | /* | |
800 | * For booting Linux, the board info and command line data | |
801 | * have to be in the first 64 MB of memory, since this is | |
802 | * the maximum mapped by the Linux kernel during initialization. | |
803 | */ | |
804 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ | |
805 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
806 | ||
807 | #ifdef CONFIG_CMD_KGDB | |
808 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
809 | #endif | |
810 | ||
811 | /* | |
812 | * Environment Configuration | |
813 | */ | |
814 | #define CONFIG_ROOTPATH "/opt/nfsroot" | |
815 | #define CONFIG_BOOTFILE "uImage" | |
816 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ | |
817 | #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */ | |
aba80048 SL |
818 | #define __USB_PHY_TYPE utmi |
819 | ||
aba80048 SL |
820 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
821 | "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \ | |
822 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ | |
823 | "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \ | |
824 | "ramdiskfile=t1024qds/ramdisk.uboot\0" \ | |
825 | "fdtfile=t1024qds/t1024qds.dtb\0" \ | |
826 | "netdev=eth0\0" \ | |
827 | "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \ | |
828 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ | |
829 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ | |
830 | "tftpflash=tftpboot $loadaddr $uboot && " \ | |
831 | "protect off $ubootaddr +$filesize && " \ | |
832 | "erase $ubootaddr +$filesize && " \ | |
833 | "cp.b $loadaddr $ubootaddr $filesize && " \ | |
834 | "protect on $ubootaddr +$filesize && " \ | |
835 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ | |
836 | "consoledev=ttyS0\0" \ | |
837 | "ramdiskaddr=2000000\0" \ | |
838 | "fdtaddr=d00000\0" \ | |
839 | "bdev=sda3\0" | |
840 | ||
841 | #define CONFIG_LINUX \ | |
842 | "setenv bootargs root=/dev/ram rw " \ | |
843 | "console=$consoledev,$baudrate $othbootargs;" \ | |
844 | "setenv ramdiskaddr 0x02000000;" \ | |
845 | "setenv fdtaddr 0x00c00000;" \ | |
846 | "setenv loadaddr 0x1000000;" \ | |
847 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
848 | ||
849 | #define CONFIG_NFSBOOTCOMMAND \ | |
850 | "setenv bootargs root=/dev/nfs rw " \ | |
851 | "nfsroot=$serverip:$rootpath " \ | |
852 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
853 | "console=$consoledev,$baudrate $othbootargs;" \ | |
854 | "tftp $loadaddr $bootfile;" \ | |
855 | "tftp $fdtaddr $fdtfile;" \ | |
856 | "bootm $loadaddr - $fdtaddr" | |
857 | ||
858 | #define CONFIG_BOOTCOMMAND CONFIG_LINUX | |
859 | ||
aba80048 | 860 | #include <asm/fsl_secure_boot.h> |
ef6c55a2 | 861 | |
aba80048 | 862 | #endif /* __T1024QDS_H */ |