]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T1040QDS.h
powerpc/B4420: Fixed incomplete handling for 0x9d serdes2
[people/ms/u-boot.git] / include / configs / T1040QDS.h
CommitLineData
7d436078 1/*
c60dee03 2 * Copyright 2013-2014 Freescale Semiconductor, Inc.
7d436078
PK
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * T1040 QDS board configuration file
28 */
29#define CONFIG_T1040QDS
30#define CONFIG_PHYS_64BIT
31
32#ifdef CONFIG_RAMBOOT_PBL
33#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
34#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
e4536f8e
MY
35#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
36#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
7d436078
PK
37#endif
38
39/* High Level Configuration Options */
40#define CONFIG_BOOKE
41#define CONFIG_E500 /* BOOKE e500 family */
42#define CONFIG_E500MC /* BOOKE e500mc family */
43#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
7d436078
PK
44#define CONFIG_MP /* support multiple processors */
45
48f6a9a2
TY
46/* support deep sleep */
47#define CONFIG_DEEP_SLEEP
48#define CONFIG_SILENT_CONSOLE
49
7d436078 50#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 51#define CONFIG_SYS_TEXT_BASE 0xeff40000
7d436078
PK
52#endif
53
54#ifndef CONFIG_RESET_VECTOR_ADDRESS
55#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
56#endif
57
58#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
59#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
60#define CONFIG_FSL_IFC /* Enable IFC Support */
61#define CONFIG_PCI /* Enable PCI/PCIE */
62#define CONFIG_PCI_INDIRECT_BRIDGE
63#define CONFIG_PCIE1 /* PCIE controler 1 */
64#define CONFIG_PCIE2 /* PCIE controler 2 */
65#define CONFIG_PCIE3 /* PCIE controler 3 */
66#define CONFIG_PCIE4 /* PCIE controler 4 */
67
68#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
69#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
70
71#define CONFIG_FSL_LAW /* Use common FSL init code */
72
73#define CONFIG_ENV_OVERWRITE
74
75#ifdef CONFIG_SYS_NO_FLASH
76#define CONFIG_ENV_IS_NOWHERE
77#else
78#define CONFIG_FLASH_CFI_DRIVER
79#define CONFIG_SYS_FLASH_CFI
80#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
81#endif
82
83#ifndef CONFIG_SYS_NO_FLASH
84#if defined(CONFIG_SPIFLASH)
85#define CONFIG_SYS_EXTRA_ENV_RELOC
86#define CONFIG_ENV_IS_IN_SPI_FLASH
87#define CONFIG_ENV_SPI_BUS 0
88#define CONFIG_ENV_SPI_CS 0
89#define CONFIG_ENV_SPI_MAX_HZ 10000000
90#define CONFIG_ENV_SPI_MODE 0
91#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
92#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
93#define CONFIG_ENV_SECT_SIZE 0x10000
94#elif defined(CONFIG_SDCARD)
95#define CONFIG_SYS_EXTRA_ENV_RELOC
96#define CONFIG_ENV_IS_IN_MMC
97#define CONFIG_SYS_MMC_ENV_DEV 0
98#define CONFIG_ENV_SIZE 0x2000
e222b1f3 99#define CONFIG_ENV_OFFSET (512 * 1658)
7d436078
PK
100#elif defined(CONFIG_NAND)
101#define CONFIG_SYS_EXTRA_ENV_RELOC
102#define CONFIG_ENV_IS_IN_NAND
103#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 104#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
7d436078
PK
105#else
106#define CONFIG_ENV_IS_IN_FLASH
107#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
108#define CONFIG_ENV_SIZE 0x2000
109#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
110#endif
111#else /* CONFIG_SYS_NO_FLASH */
112#define CONFIG_ENV_SIZE 0x2000
113#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
114#endif
115
116#ifndef __ASSEMBLY__
117unsigned long get_board_sys_clk(void);
118unsigned long get_board_ddr_clk(void);
119#endif
120
121#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
122#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
123
124/*
125 * These can be toggled for performance analysis, otherwise use default.
126 */
127#define CONFIG_SYS_CACHE_STASHING
128#define CONFIG_BACKSIDE_L2_CACHE
129#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
130#define CONFIG_BTB /* toggle branch predition */
131#define CONFIG_DDR_ECC
132#ifdef CONFIG_DDR_ECC
133#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
134#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
135#endif
136
137#define CONFIG_ENABLE_36BIT_PHYS
138
139#define CONFIG_ADDR_MAP
140#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
141
142#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
143#define CONFIG_SYS_MEMTEST_END 0x00400000
144#define CONFIG_SYS_ALT_MEMTEST
145#define CONFIG_PANIC_HANG /* do not reset board on panic */
146
147/*
148 * Config the L3 Cache as L3 SRAM
149 */
150#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
151
152#define CONFIG_SYS_DCSRBAR 0xf0000000
153#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
154
155/* EEPROM */
156#define CONFIG_ID_EEPROM
157#define CONFIG_SYS_I2C_EEPROM_NXID
158#define CONFIG_SYS_EEPROM_BUS_NUM 0
159#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
160#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
161#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
162#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
163
164/*
165 * DDR Setup
166 */
167#define CONFIG_VERY_BIG_RAM
168#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
169#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
170
171/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
172#define CONFIG_DIMM_SLOTS_PER_CTLR 1
2eb3ac7f 173#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
7d436078
PK
174
175#define CONFIG_DDR_SPD
c60dee03 176#ifndef CONFIG_SYS_FSL_DDR4
5614e71b 177#define CONFIG_SYS_FSL_DDR3
7d436078 178#define CONFIG_FSL_DDR_INTERACTIVE
c60dee03 179#endif
7d436078
PK
180
181#define CONFIG_SYS_SPD_BUS_NUM 0
182#define SPD_EEPROM_ADDRESS 0x51
183
184#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
185
186/*
187 * IFC Definitions
188 */
189#define CONFIG_SYS_FLASH_BASE 0xe0000000
190#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
191
192#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
193#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
194 + 0x8000000) | \
195 CSPR_PORT_SIZE_16 | \
196 CSPR_MSEL_NOR | \
197 CSPR_V)
198#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
199#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
200 CSPR_PORT_SIZE_16 | \
201 CSPR_MSEL_NOR | \
202 CSPR_V)
203#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
204/* NOR Flash Timing Params */
205#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
206#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
207 FTIM0_NOR_TEADC(0x5) | \
208 FTIM0_NOR_TEAHC(0x5))
209#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
210 FTIM1_NOR_TRAD_NOR(0x1A) |\
211 FTIM1_NOR_TSEQRAD_NOR(0x13))
212#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
213 FTIM2_NOR_TCH(0x4) | \
214 FTIM2_NOR_TWPH(0x0E) | \
215 FTIM2_NOR_TWP(0x1c))
216#define CONFIG_SYS_NOR_FTIM3 0x0
217
218#define CONFIG_SYS_FLASH_QUIET_TEST
219#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
220
221#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
222#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
223#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
224#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
225
226#define CONFIG_SYS_FLASH_EMPTY_INFO
227#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
228 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
229#define CONFIG_FSL_QIXIS /* use common QIXIS code */
230#define QIXIS_BASE 0xffdf0000
231#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
232#define QIXIS_LBMAP_SWITCH 0x06
233#define QIXIS_LBMAP_MASK 0x0f
234#define QIXIS_LBMAP_SHIFT 0
235#define QIXIS_LBMAP_DFLTBANK 0x00
236#define QIXIS_LBMAP_ALTBANK 0x04
237#define QIXIS_RST_CTL_RESET 0x31
238#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
239#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
240#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
8c618dd6 241#define QIXIS_RST_FORCE_MEM 0x01
7d436078
PK
242
243#define CONFIG_SYS_CSPR3_EXT (0xf)
244#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
245 | CSPR_PORT_SIZE_8 \
246 | CSPR_MSEL_GPCM \
247 | CSPR_V)
248#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
249#define CONFIG_SYS_CSOR3 0x0
250/* QIXIS Timing parameters for IFC CS3 */
251#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
252 FTIM0_GPCM_TEADC(0x0e) | \
253 FTIM0_GPCM_TEAHC(0x0e))
254#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
255 FTIM1_GPCM_TRAD(0x3f))
256#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
562de1d6 257 FTIM2_GPCM_TCH(0x8) | \
7d436078
PK
258 FTIM2_GPCM_TWP(0x1f))
259#define CONFIG_SYS_CS3_FTIM3 0x0
260
261#define CONFIG_NAND_FSL_IFC
262#define CONFIG_SYS_NAND_BASE 0xff800000
263#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
264
265#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
266#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
267 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
268 | CSPR_MSEL_NAND /* MSEL = NAND */ \
269 | CSPR_V)
270#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
271
272#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
273 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
274 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
275 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
276 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
277 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
278 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
279
280#define CONFIG_SYS_NAND_ONFI_DETECTION
281
282/* ONFI NAND Flash mode0 Timing Params */
283#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
284 FTIM0_NAND_TWP(0x18) | \
285 FTIM0_NAND_TWCHT(0x07) | \
286 FTIM0_NAND_TWH(0x0a))
287#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
288 FTIM1_NAND_TWBE(0x39) | \
289 FTIM1_NAND_TRR(0x0e) | \
290 FTIM1_NAND_TRP(0x18))
291#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
292 FTIM2_NAND_TREH(0x0a) | \
293 FTIM2_NAND_TWHRE(0x1e))
294#define CONFIG_SYS_NAND_FTIM3 0x0
295
296#define CONFIG_SYS_NAND_DDR_LAW 11
297#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
298#define CONFIG_SYS_MAX_NAND_DEVICE 1
299#define CONFIG_MTD_NAND_VERIFY_WRITE
300#define CONFIG_CMD_NAND
301
302#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
303
304#if defined(CONFIG_NAND)
305#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
306#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
307#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
308#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
309#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
310#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
311#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
312#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
313#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
314#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
315#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
316#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
317#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
318#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
319#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
320#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
321#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
322#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
323#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
324#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
325#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
326#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
327#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
328#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
329#else
330#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
331#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
332#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
333#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
334#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
335#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
336#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
337#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
338#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
339#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
340#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
341#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
342#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
343#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
344#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
345#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
346#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
347#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
348#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
349#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
350#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
351#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
352#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
353#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
354#endif
355
356#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
357
358#if defined(CONFIG_RAMBOOT_PBL)
359#define CONFIG_SYS_RAMBOOT
360#endif
361
362#define CONFIG_BOARD_EARLY_INIT_R
363#define CONFIG_MISC_INIT_R
364
365#define CONFIG_HWCONFIG
366
367/* define to use L1 as initial stack */
368#define CONFIG_L1_INIT_RAM
369#define CONFIG_SYS_INIT_RAM_LOCK
370#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
371#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
372#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
373/* The assembler doesn't like typecast */
374#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
375 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
376 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
377#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
378
379#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
380 GENERATED_GBL_DATA_SIZE)
381#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
382
9307cbab 383#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
337b0c52 384#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
7d436078
PK
385
386/* Serial Port - controlled on board with jumper J8
387 * open - index 2
388 * shorted - index 1
389 */
390#define CONFIG_CONS_INDEX 1
391#define CONFIG_SYS_NS16550
392#define CONFIG_SYS_NS16550_SERIAL
393#define CONFIG_SYS_NS16550_REG_SIZE 1
394#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
395
396#define CONFIG_SYS_BAUDRATE_TABLE \
397 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
398
399#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
400#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
401#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
402#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
403#define CONFIG_SERIAL_MULTI /* Enable both serial ports */
404#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
405
406/* Use the HUSH parser */
407#define CONFIG_SYS_HUSH_PARSER
408#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
409
337b0c52
PJ
410/* Video */
411#define CONFIG_FSL_DIU_FB
412#ifdef CONFIG_FSL_DIU_FB
413#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
414#define CONFIG_VIDEO
415#define CONFIG_CMD_BMP
416#define CONFIG_CFB_CONSOLE
417#define CONFIG_VIDEO_SW_CURSOR
418#define CONFIG_VGA_AS_SINGLE_DEVICE
419#define CONFIG_VIDEO_LOGO
420#define CONFIG_VIDEO_BMP_LOGO
421#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
422/*
423 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
424 * disable empty flash sector detection, which is I/O-intensive.
425 */
426#undef CONFIG_SYS_FLASH_EMPTY_INFO
427#endif
428
7d436078
PK
429/* pass open firmware flat tree */
430#define CONFIG_OF_LIBFDT
431#define CONFIG_OF_BOARD_SETUP
432#define CONFIG_OF_STDOUT_VIA_ALIAS
433
434/* new uImage format support */
435#define CONFIG_FIT
436#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
437
438/* I2C */
439#define CONFIG_SYS_I2C
440#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
2eb3ac7f 441#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
7d436078 442#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
2eb3ac7f 443#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
7d436078
PK
444#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
445#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
446#define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000
447
448#define I2C_MUX_PCA_ADDR 0x77
449#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
450
451
452/* I2C bus multiplexer */
453#define I2C_MUX_CH_DEFAULT 0x8
337b0c52
PJ
454#define I2C_MUX_CH_DIU 0xC
455
456/* LDI/DVI Encoder for display */
457#define CONFIG_SYS_I2C_LDI_ADDR 0x38
458#define CONFIG_SYS_I2C_DVI_ADDR 0x75
7d436078
PK
459
460/*
461 * RTC configuration
462 */
463#define RTC
464#define CONFIG_RTC_DS3231 1
465#define CONFIG_SYS_I2C_RTC_ADDR 0x68
466
467/*
468 * eSPI - Enhanced SPI
469 */
470#define CONFIG_FSL_ESPI
471#define CONFIG_SPI_FLASH
472#define CONFIG_SPI_FLASH_STMICRO
473#define CONFIG_SPI_FLASH_SST
474#define CONFIG_SPI_FLASH_EON
475#define CONFIG_CMD_SF
476#define CONFIG_SF_DEFAULT_SPEED 10000000
477#define CONFIG_SF_DEFAULT_MODE 0
478
479/*
480 * General PCI
481 * Memory space is mapped 1-1, but I/O space must start from 0.
482 */
483
484#ifdef CONFIG_PCI
485/* controller 1, direct to uli, tgtid 3, Base address 20000 */
486#ifdef CONFIG_PCIE1
487#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
488#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
489#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
490#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
491#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
492#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
493#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
494#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
495#endif
496
497/* controller 2, Slot 2, tgtid 2, Base address 201000 */
498#ifdef CONFIG_PCIE2
499#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
500#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
501#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
502#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
503#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
504#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
505#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
506#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
507#endif
508
509/* controller 3, Slot 1, tgtid 1, Base address 202000 */
510#ifdef CONFIG_PCIE3
511#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
512#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
513#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
514#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
515#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
516#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
517#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
518#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
519#endif
520
521/* controller 4, Base address 203000 */
522#ifdef CONFIG_PCIE4
523#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
524#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
525#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
526#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
527#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
528#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
529#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
530#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
531#endif
532
533#define CONFIG_PCI_PNP /* do pci plug-and-play */
534#define CONFIG_E1000
535
536#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
537#define CONFIG_DOS_PARTITION
538#endif /* CONFIG_PCI */
539
540/* SATA */
541#define CONFIG_FSL_SATA_V2
542#ifdef CONFIG_FSL_SATA_V2
543#define CONFIG_LIBATA
544#define CONFIG_FSL_SATA
545
546#define CONFIG_SYS_SATA_MAX_DEVICE 2
547#define CONFIG_SATA1
548#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
549#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
550#define CONFIG_SATA2
551#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
552#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
553
554#define CONFIG_LBA48
555#define CONFIG_CMD_SATA
556#define CONFIG_DOS_PARTITION
557#define CONFIG_CMD_EXT2
558#endif
559
560/*
561* USB
562*/
563#define CONFIG_HAS_FSL_DR_USB
564
565#ifdef CONFIG_HAS_FSL_DR_USB
566#define CONFIG_USB_EHCI
567
568#ifdef CONFIG_USB_EHCI
569#define CONFIG_CMD_USB
570#define CONFIG_USB_STORAGE
571#define CONFIG_USB_EHCI_FSL
572#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
573#define CONFIG_CMD_EXT2
574#endif
575#endif
576
577#define CONFIG_MMC
578
579#ifdef CONFIG_MMC
580#define CONFIG_FSL_ESDHC
581#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
582#define CONFIG_CMD_MMC
583#define CONFIG_GENERIC_MMC
584#define CONFIG_CMD_EXT2
585#define CONFIG_CMD_FAT
586#define CONFIG_DOS_PARTITION
587#endif
588
589/* Qman/Bman */
590#ifndef CONFIG_NOBQFMAN
591#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
592#define CONFIG_SYS_BMAN_NUM_PORTALS 25
593#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
594#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
595#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
596#define CONFIG_SYS_QMAN_NUM_PORTALS 25
597#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
598#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
599#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
600
601#define CONFIG_SYS_DPAA_FMAN
602#define CONFIG_SYS_DPAA_PME
603
6259e291
ZQ
604#define CONFIG_QE
605#define CONFIG_U_QE
7d436078
PK
606/* Default address of microcode for the Linux Fman driver */
607#if defined(CONFIG_SPIFLASH)
608/*
609 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
610 * env, so we got 0x110000.
611 */
612#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 613#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
7d436078
PK
614#elif defined(CONFIG_SDCARD)
615/*
616 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
e222b1f3
PK
617 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
618 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
7d436078
PK
619 */
620#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
dcf1d774 621#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
7d436078
PK
622#elif defined(CONFIG_NAND)
623#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
dcf1d774 624#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
7d436078
PK
625#else
626#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 627#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
6259e291 628#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
7d436078
PK
629#endif
630#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
631#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
632#endif /* CONFIG_NOBQFMAN */
633
634#ifdef CONFIG_SYS_DPAA_FMAN
635#define CONFIG_FMAN_ENET
636#define CONFIG_PHYLIB_10G
637#define CONFIG_PHY_VITESSE
638#define CONFIG_PHY_REALTEK
639#define CONFIG_PHY_TERANETICS
640#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
641#define SGMII_CARD_PORT2_PHY_ADDR 0x10
642#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
643#define SGMII_CARD_PORT4_PHY_ADDR 0x11
644#endif
645
646#ifdef CONFIG_FMAN_ENET
5b7672fc
PK
647#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
648#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
7d436078
PK
649
650#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
651#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
652#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
653#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
654
655#define CONFIG_MII /* MII PHY management */
656#define CONFIG_ETHPRIME "FM1@DTSEC1"
657#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
658#endif
659
68b74739
PK
660/*
661 * Dynamic MTD Partition support with mtdparts
662 */
663#ifndef CONFIG_SYS_NO_FLASH
664#define CONFIG_MTD_DEVICE
665#define CONFIG_MTD_PARTITIONS
666#define CONFIG_CMD_MTDPARTS
667#define CONFIG_FLASH_CFI_MTD
668#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
669 "spi0=spife110000.0"
670#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
671 "128k(dtb),96m(fs),-(user);"\
672 "fff800000.flash:2m(uboot),9m(kernel),"\
673 "128k(dtb),96m(fs),-(user);spife110000.0:" \
674 "2m(uboot),9m(kernel),128k(dtb),-(user)"
675#endif
676
7d436078
PK
677/*
678 * Environment
679 */
680#define CONFIG_LOADS_ECHO /* echo on for serial download */
681#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
682
683/*
684 * Command line configuration.
685 */
686#include <config_cmd_default.h>
687
688#define CONFIG_CMD_DATE
689#define CONFIG_CMD_DHCP
690#define CONFIG_CMD_EEPROM
691#define CONFIG_CMD_ELF
692#define CONFIG_CMD_ERRATA
693#define CONFIG_CMD_GREPENV
694#define CONFIG_CMD_IRQ
695#define CONFIG_CMD_I2C
696#define CONFIG_CMD_MII
697#define CONFIG_CMD_PING
698#define CONFIG_CMD_REGINFO
699#define CONFIG_CMD_SETEXPR
700
701#ifdef CONFIG_PCI
702#define CONFIG_CMD_PCI
703#define CONFIG_CMD_NET
704#endif
705
706/*
707 * Miscellaneous configurable options
708 */
709#define CONFIG_SYS_LONGHELP /* undef to save memory */
710#define CONFIG_CMDLINE_EDITING /* Command-line editing */
711#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
712#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
713#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
714#ifdef CONFIG_CMD_KGDB
715#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
716#else
717#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
718#endif
719#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
720#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
721#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
7d436078
PK
722
723/*
724 * For booting Linux, the board info and command line data
725 * have to be in the first 64 MB of memory, since this is
726 * the maximum mapped by the Linux kernel during initialization.
727 */
728#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
729#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
730
731#ifdef CONFIG_CMD_KGDB
732#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
7d436078
PK
733#endif
734
735/*
736 * Environment Configuration
737 */
738#define CONFIG_ROOTPATH "/opt/nfsroot"
739#define CONFIG_BOOTFILE "uImage"
740#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
741
742/* default location for tftp and bootm */
743#define CONFIG_LOADADDR 1000000
744
745#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
746
747#define CONFIG_BAUDRATE 115200
748
749#define __USB_PHY_TYPE utmi
750
751#define CONFIG_EXTRA_ENV_SETTINGS \
752 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
753 "bank_intlv=cs0_cs1;" \
754 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
755 "netdev=eth0\0" \
337b0c52 756 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
7d436078
PK
757 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
758 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
759 "tftpflash=tftpboot $loadaddr $uboot && " \
760 "protect off $ubootaddr +$filesize && " \
761 "erase $ubootaddr +$filesize && " \
762 "cp.b $loadaddr $ubootaddr $filesize && " \
763 "protect on $ubootaddr +$filesize && " \
764 "cmp.b $loadaddr $ubootaddr $filesize\0" \
765 "consoledev=ttyS0\0" \
766 "ramdiskaddr=2000000\0" \
767 "ramdiskfile=t1040qds/ramdisk.uboot\0" \
768 "fdtaddr=c00000\0" \
769 "fdtfile=t1040qds/t1040qds.dtb\0" \
3246584d 770 "bdev=sda3\0"
7d436078
PK
771
772#define CONFIG_LINUX \
773 "setenv bootargs root=/dev/ram rw " \
774 "console=$consoledev,$baudrate $othbootargs;" \
775 "setenv ramdiskaddr 0x02000000;" \
776 "setenv fdtaddr 0x00c00000;" \
777 "setenv loadaddr 0x1000000;" \
778 "bootm $loadaddr $ramdiskaddr $fdtaddr"
779
780#define CONFIG_HDBOOT \
781 "setenv bootargs root=/dev/$bdev rw " \
782 "console=$consoledev,$baudrate $othbootargs;" \
783 "tftp $loadaddr $bootfile;" \
784 "tftp $fdtaddr $fdtfile;" \
785 "bootm $loadaddr - $fdtaddr"
786
787#define CONFIG_NFSBOOTCOMMAND \
788 "setenv bootargs root=/dev/nfs rw " \
789 "nfsroot=$serverip:$rootpath " \
790 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
791 "console=$consoledev,$baudrate $othbootargs;" \
792 "tftp $loadaddr $bootfile;" \
793 "tftp $fdtaddr $fdtfile;" \
794 "bootm $loadaddr - $fdtaddr"
795
796#define CONFIG_RAMBOOTCOMMAND \
797 "setenv bootargs root=/dev/ram rw " \
798 "console=$consoledev,$baudrate $othbootargs;" \
799 "tftp $ramdiskaddr $ramdiskfile;" \
800 "tftp $loadaddr $bootfile;" \
801 "tftp $fdtaddr $fdtfile;" \
802 "bootm $loadaddr $ramdiskaddr $fdtaddr"
803
804#define CONFIG_BOOTCOMMAND CONFIG_LINUX
805
806#ifdef CONFIG_SECURE_BOOT
807#include <asm/fsl_secure_boot.h>
808#endif
809
810#endif /* __CONFIG_H */