]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T104xRDB.h
cmd: add Kconfig option for 'date' command
[people/ms/u-boot.git] / include / configs / T104xRDB.h
CommitLineData
062ef1a6 1/*
f4c3917a 2+ * Copyright 2014 Freescale Semiconductor, Inc.
3+ *
4+ * SPDX-License-Identifier: GPL-2.0+
5+ */
062ef1a6
PJ
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10/*
f4c3917a 11 * T104x RDB board configuration file
062ef1a6 12 */
9f074e67
PK
13#include <asm/config_mpc85xx.h>
14
062ef1a6 15#ifdef CONFIG_RAMBOOT_PBL
aa36c84e
SG
16
17#ifndef CONFIG_SECURE_BOOT
18c01445 18#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
aa36c84e
SG
19#else
20#define CONFIG_SYS_FSL_PBL_PBI \
21 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
22#endif
23
18c01445
PK
24#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
ce249d95 26#define CONFIG_SYS_TEXT_BASE 0x30001000
18c01445
PK
27#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#ifdef CONFIG_SPL_BUILD
31#define CONFIG_SPL_SKIP_RELOCATE
32#define CONFIG_SPL_COMMON_INIT_DDR
33#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
18c01445
PK
34#endif
35#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37
38#ifdef CONFIG_NAND
aa36c84e
SG
39#ifdef CONFIG_SECURE_BOOT
40#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
41/*
42 * HDR would be appended at end of image and copied to DDR along
43 * with U-Boot image.
44 */
45#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
46 CONFIG_U_BOOT_HDR_SIZE)
47#else
18c01445 48#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
aa36c84e 49#endif
ce249d95
TY
50#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
51#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
18c01445
PK
52#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
53#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
6fcddd09 54#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
55#define CONFIG_SYS_FSL_PBL_RCW \
56$(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
57#endif
55ed8ae3 58#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
59#define CONFIG_SYS_FSL_PBL_RCW \
60$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
61#endif
0167369c 62#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
63#define CONFIG_SYS_FSL_PBL_RCW \
64$(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
65#endif
a016735c 66#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
67#define CONFIG_SYS_FSL_PBL_RCW \
68$(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
69#endif
319ed24a 70#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
71#define CONFIG_SYS_FSL_PBL_RCW \
72$(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
73#endif
18c01445
PK
74#define CONFIG_SPL_NAND_BOOT
75#endif
76
77#ifdef CONFIG_SPIFLASH
ce249d95 78#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445
PK
79#define CONFIG_SPL_SPI_FLASH_MINIMAL
80#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
ce249d95
TY
81#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
82#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
18c01445
PK
83#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
84#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
85#ifndef CONFIG_SPL_BUILD
86#define CONFIG_SYS_MPC85XX_NO_RESETVEC
87#endif
6fcddd09 88#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
89#define CONFIG_SYS_FSL_PBL_RCW \
90$(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
91#endif
55ed8ae3 92#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
93#define CONFIG_SYS_FSL_PBL_RCW \
94$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
95#endif
0167369c 96#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
97#define CONFIG_SYS_FSL_PBL_RCW \
98$(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
99#endif
a016735c 100#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
101#define CONFIG_SYS_FSL_PBL_RCW \
102$(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
103#endif
319ed24a 104#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
105#define CONFIG_SYS_FSL_PBL_RCW \
106$(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
107#endif
18c01445
PK
108#define CONFIG_SPL_SPI_BOOT
109#endif
110
111#ifdef CONFIG_SDCARD
ce249d95 112#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
18c01445
PK
113#define CONFIG_SPL_MMC_MINIMAL
114#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
ce249d95
TY
115#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
116#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
18c01445
PK
117#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
118#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
119#ifndef CONFIG_SPL_BUILD
120#define CONFIG_SYS_MPC85XX_NO_RESETVEC
121#endif
6fcddd09 122#ifdef CONFIG_TARGET_T1040RDB
ec90ac73
ZQ
123#define CONFIG_SYS_FSL_PBL_RCW \
124$(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
125#endif
55ed8ae3 126#ifdef CONFIG_TARGET_T1042RDB_PI
ec90ac73
ZQ
127#define CONFIG_SYS_FSL_PBL_RCW \
128$(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
129#endif
0167369c 130#ifdef CONFIG_TARGET_T1042RDB
ec90ac73
ZQ
131#define CONFIG_SYS_FSL_PBL_RCW \
132$(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
133#endif
a016735c 134#ifdef CONFIG_TARGET_T1040D4RDB
ec90ac73
ZQ
135#define CONFIG_SYS_FSL_PBL_RCW \
136$(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
137#endif
319ed24a 138#ifdef CONFIG_TARGET_T1042D4RDB
ec90ac73
ZQ
139#define CONFIG_SYS_FSL_PBL_RCW \
140$(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
141#endif
18c01445
PK
142#define CONFIG_SPL_MMC_BOOT
143#endif
144
062ef1a6
PJ
145#endif
146
147/* High Level Configuration Options */
062ef1a6 148#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
062ef1a6
PJ
149#define CONFIG_MP /* support multiple processors */
150
5303a3de
TY
151/* support deep sleep */
152#define CONFIG_DEEP_SLEEP
5303a3de 153
062ef1a6 154#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 155#define CONFIG_SYS_TEXT_BASE 0xeff40000
062ef1a6
PJ
156#endif
157
158#ifndef CONFIG_RESET_VECTOR_ADDRESS
159#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
160#endif
161
162#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 163#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
062ef1a6 164#define CONFIG_PCI_INDIRECT_BRIDGE
b38eaec5
RD
165#define CONFIG_PCIE1 /* PCIE controller 1 */
166#define CONFIG_PCIE2 /* PCIE controller 2 */
167#define CONFIG_PCIE3 /* PCIE controller 3 */
168#define CONFIG_PCIE4 /* PCIE controller 4 */
062ef1a6
PJ
169
170#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
171#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
172
062ef1a6
PJ
173#define CONFIG_ENV_OVERWRITE
174
e856bdcf 175#ifdef CONFIG_MTD_NOR_FLASH
062ef1a6
PJ
176#define CONFIG_FLASH_CFI_DRIVER
177#define CONFIG_SYS_FLASH_CFI
178#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
179#endif
180
062ef1a6
PJ
181#if defined(CONFIG_SPIFLASH)
182#define CONFIG_SYS_EXTRA_ENV_RELOC
183#define CONFIG_ENV_IS_IN_SPI_FLASH
062ef1a6
PJ
184#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
185#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
186#define CONFIG_ENV_SECT_SIZE 0x10000
187#elif defined(CONFIG_SDCARD)
188#define CONFIG_SYS_EXTRA_ENV_RELOC
189#define CONFIG_ENV_IS_IN_MMC
190#define CONFIG_SYS_MMC_ENV_DEV 0
191#define CONFIG_ENV_SIZE 0x2000
18c01445 192#define CONFIG_ENV_OFFSET (512 * 0x800)
062ef1a6 193#elif defined(CONFIG_NAND)
aa36c84e
SG
194#ifdef CONFIG_SECURE_BOOT
195#define CONFIG_RAMBOOT_NAND
196#define CONFIG_BOOTSCRIPT_COPY_RAM
197#endif
062ef1a6
PJ
198#define CONFIG_SYS_EXTRA_ENV_RELOC
199#define CONFIG_ENV_IS_IN_NAND
18c01445 200#define CONFIG_ENV_SIZE 0x2000
e222b1f3 201#define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
062ef1a6
PJ
202#else
203#define CONFIG_ENV_IS_IN_FLASH
204#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
205#define CONFIG_ENV_SIZE 0x2000
206#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
207#endif
062ef1a6
PJ
208
209#define CONFIG_SYS_CLK_FREQ 100000000
210#define CONFIG_DDR_CLK_FREQ 66666666
211
212/*
213 * These can be toggled for performance analysis, otherwise use default.
214 */
215#define CONFIG_SYS_CACHE_STASHING
216#define CONFIG_BACKSIDE_L2_CACHE
217#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
218#define CONFIG_BTB /* toggle branch predition */
219#define CONFIG_DDR_ECC
220#ifdef CONFIG_DDR_ECC
221#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
222#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
223#endif
224
225#define CONFIG_ENABLE_36BIT_PHYS
226
227#define CONFIG_ADDR_MAP
228#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
229
230#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
231#define CONFIG_SYS_MEMTEST_END 0x00400000
232#define CONFIG_SYS_ALT_MEMTEST
233#define CONFIG_PANIC_HANG /* do not reset board on panic */
234
235/*
236 * Config the L3 Cache as L3 SRAM
237 */
238#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
aa36c84e
SG
239/*
240 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
241 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
242 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
243 */
244#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
18c01445 245#define CONFIG_SYS_L3_SIZE 256 << 10
aa36c84e 246#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
18c01445
PK
247#ifdef CONFIG_RAMBOOT_PBL
248#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
249#endif
250#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
251#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
252#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
253#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
062ef1a6
PJ
254
255#define CONFIG_SYS_DCSRBAR 0xf0000000
256#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
257
258/*
259 * DDR Setup
260 */
261#define CONFIG_VERY_BIG_RAM
262#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
263#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
264
062ef1a6 265#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96ac18c9 266#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
062ef1a6
PJ
267
268#define CONFIG_DDR_SPD
062ef1a6
PJ
269
270#define CONFIG_SYS_SPD_BUS_NUM 0
271#define SPD_EEPROM_ADDRESS 0x51
272
273#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
274
275/*
276 * IFC Definitions
277 */
278#define CONFIG_SYS_FLASH_BASE 0xe8000000
279#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
280
281#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
282#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
283 CSPR_PORT_SIZE_16 | \
284 CSPR_MSEL_NOR | \
285 CSPR_V)
286#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
377ffcfa
SS
287
288/*
289 * TDM Definition
290 */
291#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
292
062ef1a6
PJ
293/* NOR Flash Timing Params */
294#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
295#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
296 FTIM0_NOR_TEADC(0x5) | \
297 FTIM0_NOR_TEAHC(0x5))
298#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
299 FTIM1_NOR_TRAD_NOR(0x1A) |\
300 FTIM1_NOR_TSEQRAD_NOR(0x13))
301#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
302 FTIM2_NOR_TCH(0x4) | \
303 FTIM2_NOR_TWPH(0x0E) | \
304 FTIM2_NOR_TWP(0x1c))
305#define CONFIG_SYS_NOR_FTIM3 0x0
306
307#define CONFIG_SYS_FLASH_QUIET_TEST
308#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
309
310#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
311#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
312#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
313#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
314
315#define CONFIG_SYS_FLASH_EMPTY_INFO
316#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
317
318/* CPLD on IFC */
55153d6c
PK
319#define CPLD_LBMAP_MASK 0x3F
320#define CPLD_BANK_SEL_MASK 0x07
321#define CPLD_BANK_OVERRIDE 0x40
322#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
323#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
324#define CPLD_LBMAP_RESET 0xFF
325#define CPLD_LBMAP_SHIFT 0x03
4b6067ae 326
55ed8ae3 327#if defined(CONFIG_TARGET_T1042RDB_PI)
cf8ddacf 328#define CPLD_DIU_SEL_DFP 0x80
319ed24a 329#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
330#define CPLD_DIU_SEL_DFP 0xc0
331#endif
332
a016735c 333#if defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae
PJ
334#define CPLD_INT_MASK_ALL 0xFF
335#define CPLD_INT_MASK_THERM 0x80
336#define CPLD_INT_MASK_DVI_DFP 0x40
337#define CPLD_INT_MASK_QSGMII1 0x20
338#define CPLD_INT_MASK_QSGMII2 0x10
339#define CPLD_INT_MASK_SGMI1 0x08
340#define CPLD_INT_MASK_SGMI2 0x04
341#define CPLD_INT_MASK_TDMR1 0x02
342#define CPLD_INT_MASK_TDMR2 0x01
cf8ddacf 343#endif
55153d6c 344
062ef1a6
PJ
345#define CONFIG_SYS_CPLD_BASE 0xffdf0000
346#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
9b444be3 347#define CONFIG_SYS_CSPR2_EXT (0xf)
062ef1a6
PJ
348#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
349 | CSPR_PORT_SIZE_8 \
350 | CSPR_MSEL_GPCM \
351 | CSPR_V)
352#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
353#define CONFIG_SYS_CSOR2 0x0
354/* CPLD Timing parameters for IFC CS2 */
355#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
356 FTIM0_GPCM_TEADC(0x0e) | \
357 FTIM0_GPCM_TEAHC(0x0e))
358#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
359 FTIM1_GPCM_TRAD(0x1f))
360#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
de519163 361 FTIM2_GPCM_TCH(0x8) | \
062ef1a6
PJ
362 FTIM2_GPCM_TWP(0x1f))
363#define CONFIG_SYS_CS2_FTIM3 0x0
364
365/* NAND Flash on IFC */
366#define CONFIG_NAND_FSL_IFC
367#define CONFIG_SYS_NAND_BASE 0xff800000
368#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
369
370#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
371#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
372 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
373 | CSPR_MSEL_NAND /* MSEL = NAND */ \
374 | CSPR_V)
375#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
376
377#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
378 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
379 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
380 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
381 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
382 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
383 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
384
385#define CONFIG_SYS_NAND_ONFI_DETECTION
386
387/* ONFI NAND Flash mode0 Timing Params */
388#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
389 FTIM0_NAND_TWP(0x18) | \
390 FTIM0_NAND_TWCHT(0x07) | \
391 FTIM0_NAND_TWH(0x0a))
392#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
393 FTIM1_NAND_TWBE(0x39) | \
394 FTIM1_NAND_TRR(0x0e) | \
395 FTIM1_NAND_TRP(0x18))
396#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
397 FTIM2_NAND_TREH(0x0a) | \
398 FTIM2_NAND_TWHRE(0x1e))
399#define CONFIG_SYS_NAND_FTIM3 0x0
400
401#define CONFIG_SYS_NAND_DDR_LAW 11
402#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
403#define CONFIG_SYS_MAX_NAND_DEVICE 1
062ef1a6
PJ
404#define CONFIG_CMD_NAND
405
406#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
407
408#if defined(CONFIG_NAND)
409#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
410#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
411#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
412#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
413#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
414#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
415#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
416#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
417#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
418#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
419#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
420#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
421#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
422#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
423#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
424#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
425#else
426#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
427#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
428#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
429#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
430#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
431#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
432#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
433#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
434#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
435#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
436#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
437#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
438#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
439#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
440#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
441#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
442#endif
443
18c01445
PK
444#ifdef CONFIG_SPL_BUILD
445#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
446#else
447#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
448#endif
062ef1a6
PJ
449
450#if defined(CONFIG_RAMBOOT_PBL)
451#define CONFIG_SYS_RAMBOOT
452#endif
453
9f074e67
PK
454#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
455#if defined(CONFIG_NAND)
456#define CONFIG_A008044_WORKAROUND
457#endif
458#endif
459
062ef1a6
PJ
460#define CONFIG_BOARD_EARLY_INIT_R
461#define CONFIG_MISC_INIT_R
462
463#define CONFIG_HWCONFIG
464
465/* define to use L1 as initial stack */
466#define CONFIG_L1_INIT_RAM
467#define CONFIG_SYS_INIT_RAM_LOCK
468#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
469#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 470#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
062ef1a6
PJ
471/* The assembler doesn't like typecast */
472#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
473 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
474 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
475#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
476
477#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
478 GENERATED_GBL_DATA_SIZE)
479#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
480
9307cbab 481#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
062ef1a6
PJ
482#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
483
484/* Serial Port - controlled on board with jumper J8
485 * open - index 2
486 * shorted - index 1
487 */
488#define CONFIG_CONS_INDEX 1
062ef1a6
PJ
489#define CONFIG_SYS_NS16550_SERIAL
490#define CONFIG_SYS_NS16550_REG_SIZE 1
491#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
492
493#define CONFIG_SYS_BAUDRATE_TABLE \
494 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
495
496#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
497#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
498#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
499#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
062ef1a6 500
319ed24a 501#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
502/* Video */
503#define CONFIG_FSL_DIU_FB
504
505#ifdef CONFIG_FSL_DIU_FB
506#define CONFIG_FSL_DIU_CH7301
507#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
cf8ddacf
JJ
508#define CONFIG_VIDEO_LOGO
509#define CONFIG_VIDEO_BMP_LOGO
510#endif
511#endif
512
062ef1a6
PJ
513/* I2C */
514#define CONFIG_SYS_I2C
515#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
516#define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */
b0d97cd2
SL
517#define CONFIG_SYS_FSL_I2C2_SPEED 400000
518#define CONFIG_SYS_FSL_I2C3_SPEED 400000
519#define CONFIG_SYS_FSL_I2C4_SPEED 400000
062ef1a6 520#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
062ef1a6 521#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
b0d97cd2
SL
522#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
523#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
062ef1a6 524#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
b0d97cd2
SL
525#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
526#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
527#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
062ef1a6
PJ
528
529/* I2C bus multiplexer */
530#define I2C_MUX_PCA_ADDR 0x70
531#define I2C_MUX_CH_DEFAULT 0x8
f4c3917a 532
78e56995
YS
533#if defined(CONFIG_TARGET_T1042RDB_PI) || \
534 defined(CONFIG_TARGET_T1040D4RDB) || \
535 defined(CONFIG_TARGET_T1042D4RDB)
cf8ddacf
JJ
536/* LDI/DVI Encoder for display */
537#define CONFIG_SYS_I2C_LDI_ADDR 0x38
538#define CONFIG_SYS_I2C_DVI_ADDR 0x75
539
f4c3917a 540/*
541 * RTC configuration
542 */
543#define RTC
544#define CONFIG_RTC_DS1337 1
545#define CONFIG_SYS_I2C_RTC_ADDR 0x68
062ef1a6 546
f4c3917a 547/*DVI encoder*/
548#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
549#endif
062ef1a6
PJ
550
551/*
552 * eSPI - Enhanced SPI
553 */
7172de33 554#define CONFIG_SPI_FLASH_BAR
062ef1a6
PJ
555#define CONFIG_SF_DEFAULT_SPEED 10000000
556#define CONFIG_SF_DEFAULT_MODE 0
9b444be3
PJ
557#define CONFIG_ENV_SPI_BUS 0
558#define CONFIG_ENV_SPI_CS 0
559#define CONFIG_ENV_SPI_MAX_HZ 10000000
560#define CONFIG_ENV_SPI_MODE 0
062ef1a6
PJ
561
562/*
563 * General PCI
564 * Memory space is mapped 1-1, but I/O space must start from 0.
565 */
566
567#ifdef CONFIG_PCI
568/* controller 1, direct to uli, tgtid 3, Base address 20000 */
569#ifdef CONFIG_PCIE1
570#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
571#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
572#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
573#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
574#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
575#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
576#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
577#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
578#endif
579
580/* controller 2, Slot 2, tgtid 2, Base address 201000 */
581#ifdef CONFIG_PCIE2
582#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
583#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
584#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
585#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
586#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
587#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
588#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
589#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
590#endif
591
592/* controller 3, Slot 1, tgtid 1, Base address 202000 */
593#ifdef CONFIG_PCIE3
594#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
595#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
596#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
597#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
598#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
599#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
600#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
601#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
602#endif
603
604/* controller 4, Base address 203000 */
605#ifdef CONFIG_PCIE4
606#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
607#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
608#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
609#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
610#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
611#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
612#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
613#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
614#endif
615
062ef1a6 616#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
062ef1a6
PJ
617#endif /* CONFIG_PCI */
618
619/* SATA */
620#define CONFIG_FSL_SATA_V2
621#ifdef CONFIG_FSL_SATA_V2
622#define CONFIG_LIBATA
623#define CONFIG_FSL_SATA
624
625#define CONFIG_SYS_SATA_MAX_DEVICE 1
626#define CONFIG_SATA1
627#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
628#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
629
630#define CONFIG_LBA48
631#define CONFIG_CMD_SATA
062ef1a6
PJ
632#endif
633
634/*
635* USB
636*/
637#define CONFIG_HAS_FSL_DR_USB
638
639#ifdef CONFIG_HAS_FSL_DR_USB
640#define CONFIG_USB_EHCI
641
642#ifdef CONFIG_USB_EHCI
062ef1a6
PJ
643#define CONFIG_USB_EHCI_FSL
644#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
062ef1a6
PJ
645#endif
646#endif
647
062ef1a6
PJ
648#ifdef CONFIG_MMC
649#define CONFIG_FSL_ESDHC
650#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
062ef1a6
PJ
651#endif
652
653/* Qman/Bman */
654#ifndef CONFIG_NOBQFMAN
655#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
2a8b3422 656#define CONFIG_SYS_BMAN_NUM_PORTALS 10
062ef1a6
PJ
657#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
658#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
659#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
660#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
661#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
662#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
663#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
664#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
665 CONFIG_SYS_BMAN_CENA_SIZE)
666#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
667#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
2a8b3422 668#define CONFIG_SYS_QMAN_NUM_PORTALS 10
062ef1a6
PJ
669#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
670#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
671#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
672#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
673#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
674#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
675#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
676#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
677 CONFIG_SYS_QMAN_CENA_SIZE)
678#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
679#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
062ef1a6
PJ
680
681#define CONFIG_SYS_DPAA_FMAN
682#define CONFIG_SYS_DPAA_PME
683
59ff5d33
ZQ
684#define CONFIG_QE
685#define CONFIG_U_QE
686
062ef1a6
PJ
687/* Default address of microcode for the Linux Fman driver */
688#if defined(CONFIG_SPIFLASH)
689/*
690 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
691 * env, so we got 0x110000.
692 */
693#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 694#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
062ef1a6
PJ
695#elif defined(CONFIG_SDCARD)
696/*
697 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
18c01445
PK
698 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
699 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
062ef1a6
PJ
700 */
701#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
18c01445 702#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
062ef1a6
PJ
703#elif defined(CONFIG_NAND)
704#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
18c01445 705#define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
062ef1a6
PJ
706#else
707#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 708#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
18c01445
PK
709#endif
710
18c01445
PK
711#if defined(CONFIG_SPIFLASH)
712#define CONFIG_SYS_QE_FW_ADDR 0x130000
713#elif defined(CONFIG_SDCARD)
714#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
715#elif defined(CONFIG_NAND)
716#define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
717#else
59ff5d33 718#define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
062ef1a6 719#endif
18c01445 720
062ef1a6
PJ
721#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
722#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
723#endif /* CONFIG_NOBQFMAN */
724
725#ifdef CONFIG_SYS_DPAA_FMAN
726#define CONFIG_FMAN_ENET
727#define CONFIG_PHY_VITESSE
728#define CONFIG_PHY_REALTEK
729#endif
730
731#ifdef CONFIG_FMAN_ENET
0167369c 732#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
4b6067ae 733#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
a016735c 734#elif defined(CONFIG_TARGET_T1040D4RDB)
94af6842 735#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
319ed24a 736#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
737#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
738#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
739#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
740#endif
741
78e56995 742#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae
PJ
743#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
744#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
745#else
746#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
747#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
f4c3917a 748#endif
062ef1a6 749
db4a1767 750/* Enable VSC9953 L2 Switch driver on T1040 SoC */
6fcddd09 751#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
db4a1767 752#define CONFIG_VSC9953
24a23deb 753#define CONFIG_CMD_ETHSW
6fcddd09 754#ifdef CONFIG_TARGET_T1040RDB
db4a1767
CC
755#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
756#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
4b6067ae
PJ
757#else
758#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
759#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
760#endif
db4a1767
CC
761#endif
762
062ef1a6 763#define CONFIG_MII /* MII PHY management */
714fd406 764#define CONFIG_ETHPRIME "FM1@DTSEC4"
062ef1a6
PJ
765#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
766#endif
767
768/*
769 * Environment
770 */
771#define CONFIG_LOADS_ECHO /* echo on for serial download */
772#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
773
774/*
775 * Command line configuration.
776 */
062ef1a6 777#define CONFIG_CMD_ERRATA
062ef1a6 778#define CONFIG_CMD_IRQ
062ef1a6 779#define CONFIG_CMD_REGINFO
062ef1a6
PJ
780
781#ifdef CONFIG_PCI
782#define CONFIG_CMD_PCI
062ef1a6
PJ
783#endif
784
737537ef
RG
785/* Hash command with SHA acceleration supported in hardware */
786#ifdef CONFIG_FSL_CAAM
787#define CONFIG_CMD_HASH
788#define CONFIG_SHA_HW_ACCEL
789#endif
790
062ef1a6
PJ
791/*
792 * Miscellaneous configurable options
793 */
794#define CONFIG_SYS_LONGHELP /* undef to save memory */
795#define CONFIG_CMDLINE_EDITING /* Command-line editing */
796#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
797#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
062ef1a6
PJ
798#ifdef CONFIG_CMD_KGDB
799#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
800#else
801#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
802#endif
803#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
804#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
805#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
062ef1a6
PJ
806
807/*
808 * For booting Linux, the board info and command line data
809 * have to be in the first 64 MB of memory, since this is
810 * the maximum mapped by the Linux kernel during initialization.
811 */
812#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
813#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
814
815#ifdef CONFIG_CMD_KGDB
816#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
062ef1a6
PJ
817#endif
818
68b74739
PK
819/*
820 * Dynamic MTD Partition support with mtdparts
821 */
e856bdcf 822#ifdef CONFIG_MTD_NOR_FLASH
68b74739
PK
823#define CONFIG_MTD_DEVICE
824#define CONFIG_MTD_PARTITIONS
825#define CONFIG_CMD_MTDPARTS
826#define CONFIG_FLASH_CFI_MTD
827#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
828 "spi0=spife110000.0"
829#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
830 "128k(dtb),96m(fs),-(user);"\
831 "fff800000.flash:2m(uboot),9m(kernel),"\
832 "128k(dtb),96m(fs),-(user);spife110000.0:" \
833 "2m(uboot),9m(kernel),128k(dtb),-(user)"
834#endif
835
062ef1a6
PJ
836/*
837 * Environment Configuration
838 */
839#define CONFIG_ROOTPATH "/opt/nfsroot"
840#define CONFIG_BOOTFILE "uImage"
841#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
842
843/* default location for tftp and bootm */
844#define CONFIG_LOADADDR 1000000
845
062ef1a6 846#define __USB_PHY_TYPE utmi
363fb32a 847#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
062ef1a6 848
6fcddd09 849#ifdef CONFIG_TARGET_T1040RDB
f4c3917a 850#define FDTFILE "t1040rdb/t1040rdb.dtb"
55ed8ae3 851#elif defined(CONFIG_TARGET_T1042RDB_PI)
363fb32a 852#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
0167369c 853#elif defined(CONFIG_TARGET_T1042RDB)
363fb32a 854#define FDTFILE "t1042rdb/t1042rdb.dtb"
a016735c 855#elif defined(CONFIG_TARGET_T1040D4RDB)
4b6067ae 856#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
319ed24a 857#elif defined(CONFIG_TARGET_T1042D4RDB)
4b6067ae 858#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
f4c3917a 859#endif
860
cf8ddacf
JJ
861#ifdef CONFIG_FSL_DIU_FB
862#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
863#else
864#define DIU_ENVIRONMENT
865#endif
866
062ef1a6 867#define CONFIG_EXTRA_ENV_SETTINGS \
9b444be3
PJ
868 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
869 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
870 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
062ef1a6 871 "netdev=eth0\0" \
cf8ddacf 872 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
062ef1a6
PJ
873 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
874 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
875 "tftpflash=tftpboot $loadaddr $uboot && " \
876 "protect off $ubootaddr +$filesize && " \
877 "erase $ubootaddr +$filesize && " \
878 "cp.b $loadaddr $ubootaddr $filesize && " \
879 "protect on $ubootaddr +$filesize && " \
880 "cmp.b $loadaddr $ubootaddr $filesize\0" \
881 "consoledev=ttyS0\0" \
882 "ramdiskaddr=2000000\0" \
f4c3917a 883 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
b24a4f62 884 "fdtaddr=1e00000\0" \
f4c3917a 885 "fdtfile=" __stringify(FDTFILE) "\0" \
3246584d 886 "bdev=sda3\0"
062ef1a6
PJ
887
888#define CONFIG_LINUX \
889 "setenv bootargs root=/dev/ram rw " \
890 "console=$consoledev,$baudrate $othbootargs;" \
891 "setenv ramdiskaddr 0x02000000;" \
892 "setenv fdtaddr 0x00c00000;" \
893 "setenv loadaddr 0x1000000;" \
894 "bootm $loadaddr $ramdiskaddr $fdtaddr"
895
896#define CONFIG_HDBOOT \
897 "setenv bootargs root=/dev/$bdev rw " \
898 "console=$consoledev,$baudrate $othbootargs;" \
899 "tftp $loadaddr $bootfile;" \
900 "tftp $fdtaddr $fdtfile;" \
901 "bootm $loadaddr - $fdtaddr"
902
903#define CONFIG_NFSBOOTCOMMAND \
904 "setenv bootargs root=/dev/nfs rw " \
905 "nfsroot=$serverip:$rootpath " \
906 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
907 "console=$consoledev,$baudrate $othbootargs;" \
908 "tftp $loadaddr $bootfile;" \
909 "tftp $fdtaddr $fdtfile;" \
910 "bootm $loadaddr - $fdtaddr"
911
912#define CONFIG_RAMBOOTCOMMAND \
913 "setenv bootargs root=/dev/ram rw " \
914 "console=$consoledev,$baudrate $othbootargs;" \
915 "tftp $ramdiskaddr $ramdiskfile;" \
916 "tftp $loadaddr $bootfile;" \
917 "tftp $fdtaddr $fdtfile;" \
918 "bootm $loadaddr $ramdiskaddr $fdtaddr"
919
920#define CONFIG_BOOTCOMMAND CONFIG_LINUX
921
062ef1a6 922#include <asm/fsl_secure_boot.h>
ef6c55a2 923
062ef1a6 924#endif /* __CONFIG_H */