]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T208xQDS.h
Convert CONFIG_ENV_IS_IN_REMOTE to Kconfig
[people/ms/u-boot.git] / include / configs / T208xQDS.h
CommitLineData
c4d0e811
SL
1/*
2 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
254887a5 8 * T2080/T2081 QDS board configuration file
c4d0e811
SL
9 */
10
254887a5
SL
11#ifndef __T208xQDS_H
12#define __T208xQDS_H
c4d0e811 13
c4d0e811 14#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
0f3d80e9 15#if defined(CONFIG_ARCH_T2080)
c4d0e811
SL
16#define CONFIG_FSL_SATA_V2
17#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
18#define CONFIG_SRIO1 /* SRIO port 1 */
19#define CONFIG_SRIO2 /* SRIO port 2 */
0f3d80e9 20#elif defined(CONFIG_ARCH_T2081)
254887a5 21#endif
c4d0e811
SL
22
23/* High Level Configuration Options */
c4d0e811 24#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
c4d0e811
SL
25#define CONFIG_MP /* support multiple processors */
26#define CONFIG_ENABLE_36BIT_PHYS
27
28#ifdef CONFIG_PHYS_64BIT
29#define CONFIG_ADDR_MAP 1
30#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
31#endif
32
33#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 34#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
c4d0e811
SL
35#define CONFIG_ENV_OVERWRITE
36
37#ifdef CONFIG_RAMBOOT_PBL
e4536f8e 38#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
b19e288f 39
b19e288f
SL
40#define CONFIG_SPL_FLUSH_IMAGE
41#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
b19e288f
SL
42#define CONFIG_SYS_TEXT_BASE 0x00201000
43#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
44#define CONFIG_SPL_PAD_TO 0x40000
45#define CONFIG_SPL_MAX_SIZE 0x28000
46#define RESET_VECTOR_OFFSET 0x27FFC
47#define BOOT_PAGE_OFFSET 0x27000
48#ifdef CONFIG_SPL_BUILD
49#define CONFIG_SPL_SKIP_RELOCATE
50#define CONFIG_SPL_COMMON_INIT_DDR
51#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
b19e288f
SL
52#endif
53
54#ifdef CONFIG_NAND
b19e288f
SL
55#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
56#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
57#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
58#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
59#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
0f3d80e9 60#if defined(CONFIG_ARCH_T2080)
ec90ac73 61#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
0f3d80e9 62#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
63#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
64#endif
b19e288f
SL
65#define CONFIG_SPL_NAND_BOOT
66#endif
67
68#ifdef CONFIG_SPIFLASH
69#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
b19e288f
SL
70#define CONFIG_SPL_SPI_FLASH_MINIMAL
71#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
72#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
73#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
74#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
75#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
76#ifndef CONFIG_SPL_BUILD
77#define CONFIG_SYS_MPC85XX_NO_RESETVEC
c4d0e811 78#endif
0f3d80e9 79#if defined(CONFIG_ARCH_T2080)
ec90ac73 80#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
0f3d80e9 81#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
82#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
83#endif
b19e288f
SL
84#define CONFIG_SPL_SPI_BOOT
85#endif
86
87#ifdef CONFIG_SDCARD
88#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
b19e288f
SL
89#define CONFIG_SPL_MMC_MINIMAL
90#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
91#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
92#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
93#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
94#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
95#ifndef CONFIG_SPL_BUILD
96#define CONFIG_SYS_MPC85XX_NO_RESETVEC
97#endif
0f3d80e9 98#if defined(CONFIG_ARCH_T2080)
ec90ac73 99#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
0f3d80e9 100#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
101#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
102#endif
b19e288f
SL
103#define CONFIG_SPL_MMC_BOOT
104#endif
105
106#endif /* CONFIG_RAMBOOT_PBL */
c4d0e811
SL
107
108#define CONFIG_SRIO_PCIE_BOOT_MASTER
109#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
110/* Set 1M boot space */
111#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
112#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
113 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
114#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
c4d0e811
SL
115#endif
116
117#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 118#define CONFIG_SYS_TEXT_BASE 0xeff40000
c4d0e811
SL
119#endif
120
121#ifndef CONFIG_RESET_VECTOR_ADDRESS
122#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
123#endif
124
125/*
126 * These can be toggled for performance analysis, otherwise use default.
127 */
128#define CONFIG_SYS_CACHE_STASHING
129#define CONFIG_BTB /* toggle branch predition */
130#define CONFIG_DDR_ECC
131#ifdef CONFIG_DDR_ECC
132#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
133#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
134#endif
135
e856bdcf 136#ifdef CONFIG_MTD_NOR_FLASH
c4d0e811
SL
137#define CONFIG_FLASH_CFI_DRIVER
138#define CONFIG_SYS_FLASH_CFI
139#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
140#endif
141
142#if defined(CONFIG_SPIFLASH)
143#define CONFIG_SYS_EXTRA_ENV_RELOC
c4d0e811
SL
144#define CONFIG_ENV_SPI_BUS 0
145#define CONFIG_ENV_SPI_CS 0
146#define CONFIG_ENV_SPI_MAX_HZ 10000000
147#define CONFIG_ENV_SPI_MODE 0
148#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
149#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
150#define CONFIG_ENV_SECT_SIZE 0x10000
151#elif defined(CONFIG_SDCARD)
152#define CONFIG_SYS_EXTRA_ENV_RELOC
c4d0e811
SL
153#define CONFIG_SYS_MMC_ENV_DEV 0
154#define CONFIG_ENV_SIZE 0x2000
b19e288f 155#define CONFIG_ENV_OFFSET (512 * 0x800)
c4d0e811
SL
156#elif defined(CONFIG_NAND)
157#define CONFIG_SYS_EXTRA_ENV_RELOC
b19e288f
SL
158#define CONFIG_ENV_SIZE 0x2000
159#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811 160#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
c4d0e811
SL
161#define CONFIG_ENV_ADDR 0xffe20000
162#define CONFIG_ENV_SIZE 0x2000
163#elif defined(CONFIG_ENV_IS_NOWHERE)
164#define CONFIG_ENV_SIZE 0x2000
165#else
c4d0e811
SL
166#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
167#define CONFIG_ENV_SIZE 0x2000
168#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
169#endif
170
171#ifndef __ASSEMBLY__
172unsigned long get_board_sys_clk(void);
173unsigned long get_board_ddr_clk(void);
174#endif
175
176#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
177#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
178
179/*
180 * Config the L3 Cache as L3 SRAM
181 */
b19e288f
SL
182#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
183#define CONFIG_SYS_L3_SIZE (512 << 10)
184#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
185#ifdef CONFIG_RAMBOOT_PBL
186#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
187#endif
188#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
189#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
190#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
191#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
c4d0e811
SL
192
193#define CONFIG_SYS_DCSRBAR 0xf0000000
194#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
195
196/* EEPROM */
197#define CONFIG_ID_EEPROM
198#define CONFIG_SYS_I2C_EEPROM_NXID
199#define CONFIG_SYS_EEPROM_BUS_NUM 0
200#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
201#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
202
203/*
204 * DDR Setup
205 */
206#define CONFIG_VERY_BIG_RAM
207#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
208#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
40483e1e
SL
209#define CONFIG_DIMM_SLOTS_PER_CTLR 2
210#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
211#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
c4d0e811 212#define CONFIG_DDR_SPD
ed9e4e42 213#define CONFIG_FSL_DDR_INTERACTIVE
c4d0e811
SL
214#define CONFIG_SYS_SPD_BUS_NUM 0
215#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
216#define SPD_EEPROM_ADDRESS1 0x51
217#define SPD_EEPROM_ADDRESS2 0x52
218#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
219#define CTRL_INTLV_PREFERED cacheline
220
221/*
222 * IFC Definitions
223 */
224#define CONFIG_SYS_FLASH_BASE 0xe0000000
225#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
226#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
227#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
228 + 0x8000000) | \
229 CSPR_PORT_SIZE_16 | \
230 CSPR_MSEL_NOR | \
231 CSPR_V)
232#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
233#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
234 CSPR_PORT_SIZE_16 | \
235 CSPR_MSEL_NOR | \
236 CSPR_V)
237#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
238/* NOR Flash Timing Params */
239#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
240
241#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
242 FTIM0_NOR_TEADC(0x5) | \
243 FTIM0_NOR_TEAHC(0x5))
244#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
245 FTIM1_NOR_TRAD_NOR(0x1A) |\
246 FTIM1_NOR_TSEQRAD_NOR(0x13))
247#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
248 FTIM2_NOR_TCH(0x4) | \
249 FTIM2_NOR_TWPH(0x0E) | \
250 FTIM2_NOR_TWP(0x1c))
251#define CONFIG_SYS_NOR_FTIM3 0x0
252
253#define CONFIG_SYS_FLASH_QUIET_TEST
254#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
255
256#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
257#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
258#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
259#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
260
261#define CONFIG_SYS_FLASH_EMPTY_INFO
262#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
263 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
264
265#define CONFIG_FSL_QIXIS /* use common QIXIS code */
266#define QIXIS_BASE 0xffdf0000
267#define QIXIS_LBMAP_SWITCH 6
268#define QIXIS_LBMAP_MASK 0x0f
269#define QIXIS_LBMAP_SHIFT 0
270#define QIXIS_LBMAP_DFLTBANK 0x00
271#define QIXIS_LBMAP_ALTBANK 0x04
46caebc1
YS
272#define QIXIS_LBMAP_NAND 0x09
273#define QIXIS_LBMAP_SD 0x00
274#define QIXIS_RCW_SRC_NAND 0x104
275#define QIXIS_RCW_SRC_SD 0x040
c4d0e811
SL
276#define QIXIS_RST_CTL_RESET 0x83
277#define QIXIS_RST_FORCE_MEM 0x1
278#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
279#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
280#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
281#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
282
283#define CONFIG_SYS_CSPR3_EXT (0xf)
284#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
285 | CSPR_PORT_SIZE_8 \
286 | CSPR_MSEL_GPCM \
287 | CSPR_V)
288#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
289#define CONFIG_SYS_CSOR3 0x0
290/* QIXIS Timing parameters for IFC CS3 */
291#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
292 FTIM0_GPCM_TEADC(0x0e) | \
293 FTIM0_GPCM_TEAHC(0x0e))
294#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
295 FTIM1_GPCM_TRAD(0x3f))
296#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
6b7679c8 297 FTIM2_GPCM_TCH(0x8) | \
c4d0e811
SL
298 FTIM2_GPCM_TWP(0x1f))
299#define CONFIG_SYS_CS3_FTIM3 0x0
300
301/* NAND Flash on IFC */
302#define CONFIG_NAND_FSL_IFC
303#define CONFIG_SYS_NAND_BASE 0xff800000
304#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
305
306#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
307#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
308 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
309 | CSPR_MSEL_NAND /* MSEL = NAND */ \
310 | CSPR_V)
311#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
312
313#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
314 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
315 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
316 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
317 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
318 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
319 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
320
321#define CONFIG_SYS_NAND_ONFI_DETECTION
322
323/* ONFI NAND Flash mode0 Timing Params */
324#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
325 FTIM0_NAND_TWP(0x18) | \
326 FTIM0_NAND_TWCHT(0x07) | \
327 FTIM0_NAND_TWH(0x0a))
328#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
329 FTIM1_NAND_TWBE(0x39) | \
330 FTIM1_NAND_TRR(0x0e) | \
331 FTIM1_NAND_TRP(0x18))
332#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
333 FTIM2_NAND_TREH(0x0a) | \
334 FTIM2_NAND_TWHRE(0x1e))
335#define CONFIG_SYS_NAND_FTIM3 0x0
336
337#define CONFIG_SYS_NAND_DDR_LAW 11
338#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
339#define CONFIG_SYS_MAX_NAND_DEVICE 1
c4d0e811
SL
340#define CONFIG_CMD_NAND
341#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
342
343#if defined(CONFIG_NAND)
344#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
345#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
346#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
347#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
348#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
349#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
350#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
351#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
22cbf964
SL
352#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
353#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
354#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
355#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
356#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
357#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
358#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
359#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
360#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
361#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
c4d0e811
SL
362#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
363#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
364#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
365#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
366#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
367#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
368#else
369#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
370#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
371#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
372#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
373#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
374#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
375#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
376#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
22cbf964
SL
377#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
378#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
379#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
380#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
381#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
382#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
383#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
384#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
c4d0e811
SL
385#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
386#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
387#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
388#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
389#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
390#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
391#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
392#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
393#endif
c4d0e811
SL
394
395#if defined(CONFIG_RAMBOOT_PBL)
396#define CONFIG_SYS_RAMBOOT
397#endif
398
b19e288f
SL
399#ifdef CONFIG_SPL_BUILD
400#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
401#else
402#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
403#endif
404
c4d0e811
SL
405#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
406#define CONFIG_MISC_INIT_R
407#define CONFIG_HWCONFIG
408
409/* define to use L1 as initial stack */
410#define CONFIG_L1_INIT_RAM
411#define CONFIG_SYS_INIT_RAM_LOCK
412#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
413#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 414#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
c4d0e811
SL
415/* The assembler doesn't like typecast */
416#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
417 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
418 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
419#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
420#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
421 GENERATED_GBL_DATA_SIZE)
422#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9307cbab 423#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
c4d0e811
SL
424#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
425
426/*
427 * Serial Port
428 */
429#define CONFIG_CONS_INDEX 1
c4d0e811
SL
430#define CONFIG_SYS_NS16550_SERIAL
431#define CONFIG_SYS_NS16550_REG_SIZE 1
432#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
433#define CONFIG_SYS_BAUDRATE_TABLE \
434 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
435#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
436#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
437#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
438#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
439
c4d0e811
SL
440/*
441 * I2C
442 */
443#define CONFIG_SYS_I2C
444#define CONFIG_SYS_I2C_FSL
445#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
446#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
447#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
448#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
449#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
450#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
451#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
452#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
453#define CONFIG_SYS_FSL_I2C_SPEED 100000
454#define CONFIG_SYS_FSL_I2C2_SPEED 100000
455#define CONFIG_SYS_FSL_I2C3_SPEED 100000
456#define CONFIG_SYS_FSL_I2C4_SPEED 100000
457#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
458#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
459#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
460#define I2C_MUX_CH_DEFAULT 0x8
461
3ad2737e
YZ
462#define I2C_MUX_CH_VOL_MONITOR 0xa
463
464/* Voltage monitor on channel 2*/
465#define I2C_VOL_MONITOR_ADDR 0x40
466#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
467#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
468#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
469
470#define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
471#ifndef CONFIG_SPL_BUILD
472#define CONFIG_VID
473#endif
474#define CONFIG_VOL_MONITOR_IR36021_SET
475#define CONFIG_VOL_MONITOR_IR36021_READ
476/* The lowest and highest voltage allowed for T208xQDS */
477#define VDD_MV_MIN 819
478#define VDD_MV_MAX 1212
c4d0e811
SL
479
480/*
481 * RapidIO
482 */
483#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
484#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
485#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
486#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
487#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
488#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
489/*
490 * for slave u-boot IMAGE instored in master memory space,
491 * PHYS must be aligned based on the SIZE
492 */
e4911815
LG
493#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
494#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
495#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
496#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
c4d0e811
SL
497/*
498 * for slave UCODE and ENV instored in master memory space,
499 * PHYS must be aligned based on the SIZE
500 */
e4911815 501#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
c4d0e811
SL
502#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
503#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
504
505/* slave core release by master*/
506#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
507#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
508
509/*
510 * SRIO_PCIE_BOOT - SLAVE
511 */
512#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
513#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
514#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
515 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
516#endif
517
518/*
519 * eSPI - Enhanced SPI
520 */
521#ifdef CONFIG_SPI_FLASH
09c2046f 522#ifndef CONFIG_SPL_BUILD
254887a5
SL
523#endif
524
b19e288f 525#define CONFIG_SPI_FLASH_BAR
c4d0e811
SL
526#define CONFIG_SF_DEFAULT_SPEED 10000000
527#define CONFIG_SF_DEFAULT_MODE 0
528#endif
529
530/*
531 * General PCI
532 * Memory space is mapped 1-1, but I/O space must start from 0.
533 */
b38eaec5
RD
534#define CONFIG_PCIE1 /* PCIE controller 1 */
535#define CONFIG_PCIE2 /* PCIE controller 2 */
536#define CONFIG_PCIE3 /* PCIE controller 3 */
537#define CONFIG_PCIE4 /* PCIE controller 4 */
5066e628 538#define CONFIG_FSL_PCIE_RESET
c4d0e811
SL
539#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
540#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
541/* controller 1, direct to uli, tgtid 3, Base address 20000 */
542#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
543#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
544#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
545#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
546#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
547#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
548#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
549#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
550
551/* controller 2, Slot 2, tgtid 2, Base address 201000 */
552#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
553#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
554#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
555#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
556#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
557#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
558#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
559#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
560
561/* controller 3, Slot 1, tgtid 1, Base address 202000 */
562#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
563#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
564#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
565#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
566#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
567#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
568#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
569#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
570
571/* controller 4, Base address 203000 */
572#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
573#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
574#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
575#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
576#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
577#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
578#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
579
580#ifdef CONFIG_PCI
581#define CONFIG_PCI_INDIRECT_BRIDGE
254887a5 582#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
c4d0e811 583#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
c4d0e811
SL
584#endif
585
586/* Qman/Bman */
587#ifndef CONFIG_NOBQFMAN
588#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
589#define CONFIG_SYS_BMAN_NUM_PORTALS 18
590#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
591#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
592#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
593#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
594#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
595#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
596#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
597#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
598 CONFIG_SYS_BMAN_CENA_SIZE)
599#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
600#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
c4d0e811
SL
601#define CONFIG_SYS_QMAN_NUM_PORTALS 18
602#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
603#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
604#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
605#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
606#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
607#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
608#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
609#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
610 CONFIG_SYS_QMAN_CENA_SIZE)
611#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
612#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
c4d0e811
SL
613
614#define CONFIG_SYS_DPAA_FMAN
615#define CONFIG_SYS_DPAA_PME
616#define CONFIG_SYS_PMAN
617#define CONFIG_SYS_DPAA_DCE
618#define CONFIG_SYS_DPAA_RMAN /* RMan */
619#define CONFIG_SYS_INTERLAKEN
620
621/* Default address of microcode for the Linux Fman driver */
622#if defined(CONFIG_SPIFLASH)
623/*
624 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
625 * env, so we got 0x110000.
626 */
627#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 628#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
c4d0e811
SL
629#elif defined(CONFIG_SDCARD)
630/*
631 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
b19e288f
SL
632 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
633 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
c4d0e811
SL
634 */
635#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
b19e288f 636#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
c4d0e811
SL
637#elif defined(CONFIG_NAND)
638#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
b19e288f 639#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811
SL
640#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
641/*
642 * Slave has no ucode locally, it can fetch this from remote. When implementing
643 * in two corenet boards, slave's ucode could be stored in master's memory
644 * space, the address can be mapped from slave TLB->slave LAW->
645 * slave SRIO or PCIE outbound window->master inbound window->
646 * master LAW->the ucode address in master's memory space.
647 */
648#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 649#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
c4d0e811
SL
650#else
651#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 652#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
c4d0e811
SL
653#endif
654#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
655#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
656#endif /* CONFIG_NOBQFMAN */
657
658#ifdef CONFIG_SYS_DPAA_FMAN
659#define CONFIG_FMAN_ENET
660#define CONFIG_PHYLIB_10G
661#define CONFIG_PHY_VITESSE
662#define CONFIG_PHY_REALTEK
663#define CONFIG_PHY_TERANETICS
664#define RGMII_PHY1_ADDR 0x1
665#define RGMII_PHY2_ADDR 0x2
666#define FM1_10GEC1_PHY_ADDR 0x3
667#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
668#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
669#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
670#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
671#endif
672
673#ifdef CONFIG_FMAN_ENET
674#define CONFIG_MII /* MII PHY management */
675#define CONFIG_ETHPRIME "FM1@DTSEC3"
676#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
677#endif
678
679/*
680 * SATA
681 */
682#ifdef CONFIG_FSL_SATA_V2
683#define CONFIG_LIBATA
684#define CONFIG_FSL_SATA
685#define CONFIG_SYS_SATA_MAX_DEVICE 2
686#define CONFIG_SATA1
687#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
688#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
689#define CONFIG_SATA2
690#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
691#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
692#define CONFIG_LBA48
c4d0e811
SL
693#endif
694
695/*
696 * USB
697 */
8850c5d5 698#ifdef CONFIG_USB_EHCI_HCD
c4d0e811
SL
699#define CONFIG_USB_EHCI_FSL
700#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
c4d0e811
SL
701#define CONFIG_HAS_FSL_DR_USB
702#endif
703
704/*
705 * SDHC
706 */
707#ifdef CONFIG_MMC
c4d0e811 708#define CONFIG_FSL_ESDHC
cf23b4da 709#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
c4d0e811
SL
710#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
711#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
712#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
b46cf1b1 713#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
c4d0e811
SL
714#endif
715
9941cf78
SL
716/*
717 * Dynamic MTD Partition support with mtdparts
718 */
e856bdcf 719#ifdef CONFIG_MTD_NOR_FLASH
9941cf78
SL
720#define CONFIG_MTD_DEVICE
721#define CONFIG_MTD_PARTITIONS
9941cf78
SL
722#define CONFIG_FLASH_CFI_MTD
723#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
724 "spi0=spife110000.0"
725#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
726 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
727 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
728 "1m(uboot),5m(kernel),128k(dtb),-(user)"
729#endif
730
c4d0e811
SL
731/*
732 * Environment
733 */
734#define CONFIG_LOADS_ECHO /* echo on for serial download */
735#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
736
737/*
738 * Command line configuration.
739 */
c4d0e811 740#define CONFIG_CMD_REGINFO
c4d0e811
SL
741
742#ifdef CONFIG_PCI
743#define CONFIG_CMD_PCI
c4d0e811
SL
744#endif
745
746/*
747 * Miscellaneous configurable options
748 */
749#define CONFIG_SYS_LONGHELP /* undef to save memory */
750#define CONFIG_CMDLINE_EDITING /* Command-line editing */
751#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
752#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c4d0e811
SL
753#ifdef CONFIG_CMD_KGDB
754#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
755#else
756#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
757#endif
758#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
759#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
760#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
c4d0e811
SL
761
762/*
763 * For booting Linux, the board info and command line data
764 * have to be in the first 64 MB of memory, since this is
765 * the maximum mapped by the Linux kernel during initialization.
766 */
767#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
768#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
769
770#ifdef CONFIG_CMD_KGDB
771#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
772#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
773#endif
774
775/*
776 * Environment Configuration
777 */
778#define CONFIG_ROOTPATH "/opt/nfsroot"
779#define CONFIG_BOOTFILE "uImage"
780#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
781
782/* default location for tftp and bootm */
783#define CONFIG_LOADADDR 1000000
c4d0e811
SL
784#define __USB_PHY_TYPE utmi
785
786#define CONFIG_EXTRA_ENV_SETTINGS \
787 "hwconfig=fsl_ddr:" \
788 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
789 "bank_intlv=auto;" \
790 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
791 "netdev=eth0\0" \
792 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
793 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
794 "tftpflash=tftpboot $loadaddr $uboot && " \
795 "protect off $ubootaddr +$filesize && " \
796 "erase $ubootaddr +$filesize && " \
797 "cp.b $loadaddr $ubootaddr $filesize && " \
798 "protect on $ubootaddr +$filesize && " \
799 "cmp.b $loadaddr $ubootaddr $filesize\0" \
800 "consoledev=ttyS0\0" \
801 "ramdiskaddr=2000000\0" \
802 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
b24a4f62 803 "fdtaddr=1e00000\0" \
c4d0e811 804 "fdtfile=t2080qds/t2080qds.dtb\0" \
3246584d 805 "bdev=sda3\0"
c4d0e811
SL
806
807/*
808 * For emulation this causes u-boot to jump to the start of the
809 * proof point app code automatically
810 */
811#define CONFIG_PROOF_POINTS \
812 "setenv bootargs root=/dev/$bdev rw " \
813 "console=$consoledev,$baudrate $othbootargs;" \
814 "cpu 1 release 0x29000000 - - -;" \
815 "cpu 2 release 0x29000000 - - -;" \
816 "cpu 3 release 0x29000000 - - -;" \
817 "cpu 4 release 0x29000000 - - -;" \
818 "cpu 5 release 0x29000000 - - -;" \
819 "cpu 6 release 0x29000000 - - -;" \
820 "cpu 7 release 0x29000000 - - -;" \
821 "go 0x29000000"
822
823#define CONFIG_HVBOOT \
824 "setenv bootargs config-addr=0x60000000; " \
825 "bootm 0x01000000 - 0x00f00000"
826
827#define CONFIG_ALU \
828 "setenv bootargs root=/dev/$bdev rw " \
829 "console=$consoledev,$baudrate $othbootargs;" \
830 "cpu 1 release 0x01000000 - - -;" \
831 "cpu 2 release 0x01000000 - - -;" \
832 "cpu 3 release 0x01000000 - - -;" \
833 "cpu 4 release 0x01000000 - - -;" \
834 "cpu 5 release 0x01000000 - - -;" \
835 "cpu 6 release 0x01000000 - - -;" \
836 "cpu 7 release 0x01000000 - - -;" \
837 "go 0x01000000"
838
839#define CONFIG_LINUX \
840 "setenv bootargs root=/dev/ram rw " \
841 "console=$consoledev,$baudrate $othbootargs;" \
842 "setenv ramdiskaddr 0x02000000;" \
843 "setenv fdtaddr 0x00c00000;" \
844 "setenv loadaddr 0x1000000;" \
845 "bootm $loadaddr $ramdiskaddr $fdtaddr"
846
847#define CONFIG_HDBOOT \
848 "setenv bootargs root=/dev/$bdev rw " \
849 "console=$consoledev,$baudrate $othbootargs;" \
850 "tftp $loadaddr $bootfile;" \
851 "tftp $fdtaddr $fdtfile;" \
852 "bootm $loadaddr - $fdtaddr"
853
854#define CONFIG_NFSBOOTCOMMAND \
855 "setenv bootargs root=/dev/nfs rw " \
856 "nfsroot=$serverip:$rootpath " \
857 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
858 "console=$consoledev,$baudrate $othbootargs;" \
859 "tftp $loadaddr $bootfile;" \
860 "tftp $fdtaddr $fdtfile;" \
861 "bootm $loadaddr - $fdtaddr"
862
863#define CONFIG_RAMBOOTCOMMAND \
864 "setenv bootargs root=/dev/ram rw " \
865 "console=$consoledev,$baudrate $othbootargs;" \
866 "tftp $ramdiskaddr $ramdiskfile;" \
867 "tftp $loadaddr $bootfile;" \
868 "tftp $fdtaddr $fdtfile;" \
869 "bootm $loadaddr $ramdiskaddr $fdtaddr"
870
871#define CONFIG_BOOTCOMMAND CONFIG_LINUX
872
c4d0e811 873#include <asm/fsl_secure_boot.h>
ef6c55a2 874
254887a5 875#endif /* __T208xQDS_H */