]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T208xQDS.h
configs: Migrate CONFIG_SYS_TEXT_BASE
[people/ms/u-boot.git] / include / configs / T208xQDS.h
CommitLineData
c4d0e811
SL
1/*
2 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
254887a5 8 * T2080/T2081 QDS board configuration file
c4d0e811
SL
9 */
10
254887a5
SL
11#ifndef __T208xQDS_H
12#define __T208xQDS_H
c4d0e811 13
c4d0e811 14#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
0f3d80e9 15#if defined(CONFIG_ARCH_T2080)
c4d0e811
SL
16#define CONFIG_FSL_SATA_V2
17#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
18#define CONFIG_SRIO1 /* SRIO port 1 */
19#define CONFIG_SRIO2 /* SRIO port 2 */
0f3d80e9 20#elif defined(CONFIG_ARCH_T2081)
254887a5 21#endif
c4d0e811
SL
22
23/* High Level Configuration Options */
c4d0e811 24#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
c4d0e811
SL
25#define CONFIG_MP /* support multiple processors */
26#define CONFIG_ENABLE_36BIT_PHYS
27
28#ifdef CONFIG_PHYS_64BIT
29#define CONFIG_ADDR_MAP 1
30#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
31#endif
32
33#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 34#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
c4d0e811
SL
35#define CONFIG_ENV_OVERWRITE
36
37#ifdef CONFIG_RAMBOOT_PBL
e4536f8e 38#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
b19e288f 39
b19e288f
SL
40#define CONFIG_SPL_FLUSH_IMAGE
41#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
b19e288f
SL
42#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
43#define CONFIG_SPL_PAD_TO 0x40000
44#define CONFIG_SPL_MAX_SIZE 0x28000
45#define RESET_VECTOR_OFFSET 0x27FFC
46#define BOOT_PAGE_OFFSET 0x27000
47#ifdef CONFIG_SPL_BUILD
48#define CONFIG_SPL_SKIP_RELOCATE
49#define CONFIG_SPL_COMMON_INIT_DDR
50#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
b19e288f
SL
51#endif
52
53#ifdef CONFIG_NAND
b19e288f
SL
54#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
55#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
56#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
57#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
58#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
0f3d80e9 59#if defined(CONFIG_ARCH_T2080)
ec90ac73 60#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
0f3d80e9 61#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
62#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
63#endif
b19e288f
SL
64#define CONFIG_SPL_NAND_BOOT
65#endif
66
67#ifdef CONFIG_SPIFLASH
68#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
b19e288f
SL
69#define CONFIG_SPL_SPI_FLASH_MINIMAL
70#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
71#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
72#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
73#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
74#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
75#ifndef CONFIG_SPL_BUILD
76#define CONFIG_SYS_MPC85XX_NO_RESETVEC
c4d0e811 77#endif
0f3d80e9 78#if defined(CONFIG_ARCH_T2080)
ec90ac73 79#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
0f3d80e9 80#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
81#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
82#endif
b19e288f
SL
83#define CONFIG_SPL_SPI_BOOT
84#endif
85
86#ifdef CONFIG_SDCARD
87#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
b19e288f
SL
88#define CONFIG_SPL_MMC_MINIMAL
89#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
90#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
91#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
92#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
93#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
94#ifndef CONFIG_SPL_BUILD
95#define CONFIG_SYS_MPC85XX_NO_RESETVEC
96#endif
0f3d80e9 97#if defined(CONFIG_ARCH_T2080)
ec90ac73 98#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
0f3d80e9 99#elif defined(CONFIG_ARCH_T2081)
ec90ac73
ZQ
100#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
101#endif
b19e288f
SL
102#define CONFIG_SPL_MMC_BOOT
103#endif
104
105#endif /* CONFIG_RAMBOOT_PBL */
c4d0e811
SL
106
107#define CONFIG_SRIO_PCIE_BOOT_MASTER
108#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
109/* Set 1M boot space */
110#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
111#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
112 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
113#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
c4d0e811
SL
114#endif
115
c4d0e811
SL
116#ifndef CONFIG_RESET_VECTOR_ADDRESS
117#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
118#endif
119
120/*
121 * These can be toggled for performance analysis, otherwise use default.
122 */
123#define CONFIG_SYS_CACHE_STASHING
124#define CONFIG_BTB /* toggle branch predition */
125#define CONFIG_DDR_ECC
126#ifdef CONFIG_DDR_ECC
127#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129#endif
130
e856bdcf 131#ifdef CONFIG_MTD_NOR_FLASH
c4d0e811
SL
132#define CONFIG_FLASH_CFI_DRIVER
133#define CONFIG_SYS_FLASH_CFI
134#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
135#endif
136
137#if defined(CONFIG_SPIFLASH)
138#define CONFIG_SYS_EXTRA_ENV_RELOC
c4d0e811
SL
139#define CONFIG_ENV_SPI_BUS 0
140#define CONFIG_ENV_SPI_CS 0
141#define CONFIG_ENV_SPI_MAX_HZ 10000000
142#define CONFIG_ENV_SPI_MODE 0
143#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
144#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
145#define CONFIG_ENV_SECT_SIZE 0x10000
146#elif defined(CONFIG_SDCARD)
147#define CONFIG_SYS_EXTRA_ENV_RELOC
c4d0e811
SL
148#define CONFIG_SYS_MMC_ENV_DEV 0
149#define CONFIG_ENV_SIZE 0x2000
b19e288f 150#define CONFIG_ENV_OFFSET (512 * 0x800)
c4d0e811
SL
151#elif defined(CONFIG_NAND)
152#define CONFIG_SYS_EXTRA_ENV_RELOC
b19e288f
SL
153#define CONFIG_ENV_SIZE 0x2000
154#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811 155#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
c4d0e811
SL
156#define CONFIG_ENV_ADDR 0xffe20000
157#define CONFIG_ENV_SIZE 0x2000
158#elif defined(CONFIG_ENV_IS_NOWHERE)
159#define CONFIG_ENV_SIZE 0x2000
160#else
c4d0e811
SL
161#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
162#define CONFIG_ENV_SIZE 0x2000
163#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
164#endif
165
166#ifndef __ASSEMBLY__
167unsigned long get_board_sys_clk(void);
168unsigned long get_board_ddr_clk(void);
169#endif
170
171#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
172#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
173
174/*
175 * Config the L3 Cache as L3 SRAM
176 */
b19e288f
SL
177#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
178#define CONFIG_SYS_L3_SIZE (512 << 10)
179#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
180#ifdef CONFIG_RAMBOOT_PBL
181#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
182#endif
183#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
184#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
185#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
186#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
c4d0e811
SL
187
188#define CONFIG_SYS_DCSRBAR 0xf0000000
189#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
190
191/* EEPROM */
192#define CONFIG_ID_EEPROM
193#define CONFIG_SYS_I2C_EEPROM_NXID
194#define CONFIG_SYS_EEPROM_BUS_NUM 0
195#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
196#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
197
198/*
199 * DDR Setup
200 */
201#define CONFIG_VERY_BIG_RAM
202#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
203#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
40483e1e
SL
204#define CONFIG_DIMM_SLOTS_PER_CTLR 2
205#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
206#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
c4d0e811 207#define CONFIG_DDR_SPD
ed9e4e42 208#define CONFIG_FSL_DDR_INTERACTIVE
c4d0e811
SL
209#define CONFIG_SYS_SPD_BUS_NUM 0
210#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
211#define SPD_EEPROM_ADDRESS1 0x51
212#define SPD_EEPROM_ADDRESS2 0x52
213#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
214#define CTRL_INTLV_PREFERED cacheline
215
216/*
217 * IFC Definitions
218 */
219#define CONFIG_SYS_FLASH_BASE 0xe0000000
220#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
221#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
222#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
223 + 0x8000000) | \
224 CSPR_PORT_SIZE_16 | \
225 CSPR_MSEL_NOR | \
226 CSPR_V)
227#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
228#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
229 CSPR_PORT_SIZE_16 | \
230 CSPR_MSEL_NOR | \
231 CSPR_V)
232#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
233/* NOR Flash Timing Params */
234#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
235
236#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
237 FTIM0_NOR_TEADC(0x5) | \
238 FTIM0_NOR_TEAHC(0x5))
239#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
240 FTIM1_NOR_TRAD_NOR(0x1A) |\
241 FTIM1_NOR_TSEQRAD_NOR(0x13))
242#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
243 FTIM2_NOR_TCH(0x4) | \
244 FTIM2_NOR_TWPH(0x0E) | \
245 FTIM2_NOR_TWP(0x1c))
246#define CONFIG_SYS_NOR_FTIM3 0x0
247
248#define CONFIG_SYS_FLASH_QUIET_TEST
249#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
250
251#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
252#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
253#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
254#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
255
256#define CONFIG_SYS_FLASH_EMPTY_INFO
257#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
258 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
259
260#define CONFIG_FSL_QIXIS /* use common QIXIS code */
261#define QIXIS_BASE 0xffdf0000
262#define QIXIS_LBMAP_SWITCH 6
263#define QIXIS_LBMAP_MASK 0x0f
264#define QIXIS_LBMAP_SHIFT 0
265#define QIXIS_LBMAP_DFLTBANK 0x00
266#define QIXIS_LBMAP_ALTBANK 0x04
46caebc1
YS
267#define QIXIS_LBMAP_NAND 0x09
268#define QIXIS_LBMAP_SD 0x00
269#define QIXIS_RCW_SRC_NAND 0x104
270#define QIXIS_RCW_SRC_SD 0x040
c4d0e811
SL
271#define QIXIS_RST_CTL_RESET 0x83
272#define QIXIS_RST_FORCE_MEM 0x1
273#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
274#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
275#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
276#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
277
278#define CONFIG_SYS_CSPR3_EXT (0xf)
279#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
280 | CSPR_PORT_SIZE_8 \
281 | CSPR_MSEL_GPCM \
282 | CSPR_V)
283#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
284#define CONFIG_SYS_CSOR3 0x0
285/* QIXIS Timing parameters for IFC CS3 */
286#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
287 FTIM0_GPCM_TEADC(0x0e) | \
288 FTIM0_GPCM_TEAHC(0x0e))
289#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
290 FTIM1_GPCM_TRAD(0x3f))
291#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
6b7679c8 292 FTIM2_GPCM_TCH(0x8) | \
c4d0e811
SL
293 FTIM2_GPCM_TWP(0x1f))
294#define CONFIG_SYS_CS3_FTIM3 0x0
295
296/* NAND Flash on IFC */
297#define CONFIG_NAND_FSL_IFC
298#define CONFIG_SYS_NAND_BASE 0xff800000
299#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
300
301#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
302#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
303 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
304 | CSPR_MSEL_NAND /* MSEL = NAND */ \
305 | CSPR_V)
306#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
307
308#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
309 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
310 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
311 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
312 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
313 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
314 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
315
316#define CONFIG_SYS_NAND_ONFI_DETECTION
317
318/* ONFI NAND Flash mode0 Timing Params */
319#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
320 FTIM0_NAND_TWP(0x18) | \
321 FTIM0_NAND_TWCHT(0x07) | \
322 FTIM0_NAND_TWH(0x0a))
323#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
324 FTIM1_NAND_TWBE(0x39) | \
325 FTIM1_NAND_TRR(0x0e) | \
326 FTIM1_NAND_TRP(0x18))
327#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
328 FTIM2_NAND_TREH(0x0a) | \
329 FTIM2_NAND_TWHRE(0x1e))
330#define CONFIG_SYS_NAND_FTIM3 0x0
331
332#define CONFIG_SYS_NAND_DDR_LAW 11
333#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
334#define CONFIG_SYS_MAX_NAND_DEVICE 1
c4d0e811
SL
335#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
336
337#if defined(CONFIG_NAND)
338#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
339#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
340#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
341#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
342#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
343#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
344#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
345#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
22cbf964
SL
346#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
347#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
348#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
349#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
350#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
351#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
352#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
353#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
354#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
355#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
c4d0e811
SL
356#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
357#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
358#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
359#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
360#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
361#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
362#else
363#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
364#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
365#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
366#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
367#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
368#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
369#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
370#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
22cbf964
SL
371#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
372#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
373#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
374#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
375#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
376#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
377#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
378#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
c4d0e811
SL
379#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
380#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
381#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
382#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
383#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
384#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
385#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
386#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
387#endif
c4d0e811
SL
388
389#if defined(CONFIG_RAMBOOT_PBL)
390#define CONFIG_SYS_RAMBOOT
391#endif
392
b19e288f
SL
393#ifdef CONFIG_SPL_BUILD
394#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
395#else
396#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
397#endif
398
c4d0e811
SL
399#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
400#define CONFIG_MISC_INIT_R
401#define CONFIG_HWCONFIG
402
403/* define to use L1 as initial stack */
404#define CONFIG_L1_INIT_RAM
405#define CONFIG_SYS_INIT_RAM_LOCK
406#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
407#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 408#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
c4d0e811
SL
409/* The assembler doesn't like typecast */
410#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
411 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
412 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
413#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
414#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
415 GENERATED_GBL_DATA_SIZE)
416#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9307cbab 417#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
c4d0e811
SL
418#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
419
420/*
421 * Serial Port
422 */
423#define CONFIG_CONS_INDEX 1
c4d0e811
SL
424#define CONFIG_SYS_NS16550_SERIAL
425#define CONFIG_SYS_NS16550_REG_SIZE 1
426#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
427#define CONFIG_SYS_BAUDRATE_TABLE \
428 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
429#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
430#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
431#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
432#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
433
c4d0e811
SL
434/*
435 * I2C
436 */
437#define CONFIG_SYS_I2C
438#define CONFIG_SYS_I2C_FSL
439#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
440#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
441#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
442#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
443#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
444#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
445#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
446#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
447#define CONFIG_SYS_FSL_I2C_SPEED 100000
448#define CONFIG_SYS_FSL_I2C2_SPEED 100000
449#define CONFIG_SYS_FSL_I2C3_SPEED 100000
450#define CONFIG_SYS_FSL_I2C4_SPEED 100000
451#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
452#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
453#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
454#define I2C_MUX_CH_DEFAULT 0x8
455
3ad2737e
YZ
456#define I2C_MUX_CH_VOL_MONITOR 0xa
457
458/* Voltage monitor on channel 2*/
459#define I2C_VOL_MONITOR_ADDR 0x40
460#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
461#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
462#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
463
464#define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
465#ifndef CONFIG_SPL_BUILD
466#define CONFIG_VID
467#endif
468#define CONFIG_VOL_MONITOR_IR36021_SET
469#define CONFIG_VOL_MONITOR_IR36021_READ
470/* The lowest and highest voltage allowed for T208xQDS */
471#define VDD_MV_MIN 819
472#define VDD_MV_MAX 1212
c4d0e811
SL
473
474/*
475 * RapidIO
476 */
477#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
478#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
479#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
480#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
481#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
482#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
483/*
484 * for slave u-boot IMAGE instored in master memory space,
485 * PHYS must be aligned based on the SIZE
486 */
e4911815
LG
487#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
488#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
489#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
490#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
c4d0e811
SL
491/*
492 * for slave UCODE and ENV instored in master memory space,
493 * PHYS must be aligned based on the SIZE
494 */
e4911815 495#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
c4d0e811
SL
496#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
497#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
498
499/* slave core release by master*/
500#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
501#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
502
503/*
504 * SRIO_PCIE_BOOT - SLAVE
505 */
506#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
507#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
508#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
509 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
510#endif
511
512/*
513 * eSPI - Enhanced SPI
514 */
515#ifdef CONFIG_SPI_FLASH
09c2046f 516#ifndef CONFIG_SPL_BUILD
254887a5
SL
517#endif
518
b19e288f 519#define CONFIG_SPI_FLASH_BAR
c4d0e811
SL
520#define CONFIG_SF_DEFAULT_SPEED 10000000
521#define CONFIG_SF_DEFAULT_MODE 0
522#endif
523
524/*
525 * General PCI
526 * Memory space is mapped 1-1, but I/O space must start from 0.
527 */
b38eaec5
RD
528#define CONFIG_PCIE1 /* PCIE controller 1 */
529#define CONFIG_PCIE2 /* PCIE controller 2 */
530#define CONFIG_PCIE3 /* PCIE controller 3 */
531#define CONFIG_PCIE4 /* PCIE controller 4 */
7abcd0c0 532#define CONFIG_FSL_PCIE_RESET /* pcie reset fix link width 2x-4x*/
c4d0e811
SL
533#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
534#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
535/* controller 1, direct to uli, tgtid 3, Base address 20000 */
536#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
537#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
538#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
539#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
540#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
541#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
542#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
543#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
544
545/* controller 2, Slot 2, tgtid 2, Base address 201000 */
546#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
547#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
548#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
549#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
550#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
551#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
552#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
553#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
554
555/* controller 3, Slot 1, tgtid 1, Base address 202000 */
556#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
557#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
558#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
559#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
560#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
561#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
562#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
563#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
564
565/* controller 4, Base address 203000 */
566#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
567#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
568#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
569#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
570#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
571#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
572#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
573
574#ifdef CONFIG_PCI
575#define CONFIG_PCI_INDIRECT_BRIDGE
c4d0e811 576#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
c4d0e811
SL
577#endif
578
579/* Qman/Bman */
580#ifndef CONFIG_NOBQFMAN
c4d0e811
SL
581#define CONFIG_SYS_BMAN_NUM_PORTALS 18
582#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
583#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
584#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
585#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
586#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
587#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
588#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
589#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
590 CONFIG_SYS_BMAN_CENA_SIZE)
591#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
592#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
c4d0e811
SL
593#define CONFIG_SYS_QMAN_NUM_PORTALS 18
594#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
595#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
596#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
597#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
598#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
599#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
600#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
601#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
602 CONFIG_SYS_QMAN_CENA_SIZE)
603#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
604#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
c4d0e811
SL
605
606#define CONFIG_SYS_DPAA_FMAN
607#define CONFIG_SYS_DPAA_PME
608#define CONFIG_SYS_PMAN
609#define CONFIG_SYS_DPAA_DCE
610#define CONFIG_SYS_DPAA_RMAN /* RMan */
611#define CONFIG_SYS_INTERLAKEN
612
613/* Default address of microcode for the Linux Fman driver */
614#if defined(CONFIG_SPIFLASH)
615/*
616 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
617 * env, so we got 0x110000.
618 */
619#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 620#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
c4d0e811
SL
621#elif defined(CONFIG_SDCARD)
622/*
623 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
b19e288f
SL
624 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
625 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
c4d0e811
SL
626 */
627#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
b19e288f 628#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
c4d0e811
SL
629#elif defined(CONFIG_NAND)
630#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
b19e288f 631#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811
SL
632#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
633/*
634 * Slave has no ucode locally, it can fetch this from remote. When implementing
635 * in two corenet boards, slave's ucode could be stored in master's memory
636 * space, the address can be mapped from slave TLB->slave LAW->
637 * slave SRIO or PCIE outbound window->master inbound window->
638 * master LAW->the ucode address in master's memory space.
639 */
640#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 641#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
c4d0e811
SL
642#else
643#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 644#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
c4d0e811
SL
645#endif
646#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
647#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
648#endif /* CONFIG_NOBQFMAN */
649
650#ifdef CONFIG_SYS_DPAA_FMAN
651#define CONFIG_FMAN_ENET
652#define CONFIG_PHYLIB_10G
653#define CONFIG_PHY_VITESSE
654#define CONFIG_PHY_REALTEK
655#define CONFIG_PHY_TERANETICS
656#define RGMII_PHY1_ADDR 0x1
657#define RGMII_PHY2_ADDR 0x2
658#define FM1_10GEC1_PHY_ADDR 0x3
659#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
660#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
661#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
662#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
663#endif
664
665#ifdef CONFIG_FMAN_ENET
666#define CONFIG_MII /* MII PHY management */
667#define CONFIG_ETHPRIME "FM1@DTSEC3"
c4d0e811
SL
668#endif
669
670/*
671 * SATA
672 */
673#ifdef CONFIG_FSL_SATA_V2
c4d0e811
SL
674#define CONFIG_SYS_SATA_MAX_DEVICE 2
675#define CONFIG_SATA1
676#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
677#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
678#define CONFIG_SATA2
679#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
680#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
681#define CONFIG_LBA48
c4d0e811
SL
682#endif
683
684/*
685 * USB
686 */
8850c5d5 687#ifdef CONFIG_USB_EHCI_HCD
c4d0e811
SL
688#define CONFIG_USB_EHCI_FSL
689#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
c4d0e811
SL
690#define CONFIG_HAS_FSL_DR_USB
691#endif
692
693/*
694 * SDHC
695 */
696#ifdef CONFIG_MMC
c4d0e811 697#define CONFIG_FSL_ESDHC
cf23b4da 698#define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
c4d0e811
SL
699#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
700#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
701#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
b46cf1b1 702#define CONFIG_FSL_ESDHC_ADAPTER_IDENT
c4d0e811
SL
703#endif
704
9941cf78
SL
705/*
706 * Dynamic MTD Partition support with mtdparts
707 */
e856bdcf 708#ifdef CONFIG_MTD_NOR_FLASH
9941cf78
SL
709#define CONFIG_MTD_DEVICE
710#define CONFIG_MTD_PARTITIONS
9941cf78 711#define CONFIG_FLASH_CFI_MTD
9941cf78
SL
712#endif
713
c4d0e811
SL
714/*
715 * Environment
716 */
717#define CONFIG_LOADS_ECHO /* echo on for serial download */
718#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
719
c4d0e811
SL
720/*
721 * Miscellaneous configurable options
722 */
723#define CONFIG_SYS_LONGHELP /* undef to save memory */
724#define CONFIG_CMDLINE_EDITING /* Command-line editing */
725#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
726#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c4d0e811
SL
727
728/*
729 * For booting Linux, the board info and command line data
730 * have to be in the first 64 MB of memory, since this is
731 * the maximum mapped by the Linux kernel during initialization.
732 */
733#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
734#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
735
736#ifdef CONFIG_CMD_KGDB
737#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
738#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
739#endif
740
741/*
742 * Environment Configuration
743 */
744#define CONFIG_ROOTPATH "/opt/nfsroot"
745#define CONFIG_BOOTFILE "uImage"
746#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
747
748/* default location for tftp and bootm */
749#define CONFIG_LOADADDR 1000000
c4d0e811
SL
750#define __USB_PHY_TYPE utmi
751
752#define CONFIG_EXTRA_ENV_SETTINGS \
753 "hwconfig=fsl_ddr:" \
754 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
755 "bank_intlv=auto;" \
756 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
757 "netdev=eth0\0" \
758 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
759 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
760 "tftpflash=tftpboot $loadaddr $uboot && " \
761 "protect off $ubootaddr +$filesize && " \
762 "erase $ubootaddr +$filesize && " \
763 "cp.b $loadaddr $ubootaddr $filesize && " \
764 "protect on $ubootaddr +$filesize && " \
765 "cmp.b $loadaddr $ubootaddr $filesize\0" \
766 "consoledev=ttyS0\0" \
767 "ramdiskaddr=2000000\0" \
768 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
b24a4f62 769 "fdtaddr=1e00000\0" \
c4d0e811 770 "fdtfile=t2080qds/t2080qds.dtb\0" \
3246584d 771 "bdev=sda3\0"
c4d0e811
SL
772
773/*
774 * For emulation this causes u-boot to jump to the start of the
775 * proof point app code automatically
776 */
777#define CONFIG_PROOF_POINTS \
778 "setenv bootargs root=/dev/$bdev rw " \
779 "console=$consoledev,$baudrate $othbootargs;" \
780 "cpu 1 release 0x29000000 - - -;" \
781 "cpu 2 release 0x29000000 - - -;" \
782 "cpu 3 release 0x29000000 - - -;" \
783 "cpu 4 release 0x29000000 - - -;" \
784 "cpu 5 release 0x29000000 - - -;" \
785 "cpu 6 release 0x29000000 - - -;" \
786 "cpu 7 release 0x29000000 - - -;" \
787 "go 0x29000000"
788
789#define CONFIG_HVBOOT \
790 "setenv bootargs config-addr=0x60000000; " \
791 "bootm 0x01000000 - 0x00f00000"
792
793#define CONFIG_ALU \
794 "setenv bootargs root=/dev/$bdev rw " \
795 "console=$consoledev,$baudrate $othbootargs;" \
796 "cpu 1 release 0x01000000 - - -;" \
797 "cpu 2 release 0x01000000 - - -;" \
798 "cpu 3 release 0x01000000 - - -;" \
799 "cpu 4 release 0x01000000 - - -;" \
800 "cpu 5 release 0x01000000 - - -;" \
801 "cpu 6 release 0x01000000 - - -;" \
802 "cpu 7 release 0x01000000 - - -;" \
803 "go 0x01000000"
804
805#define CONFIG_LINUX \
806 "setenv bootargs root=/dev/ram rw " \
807 "console=$consoledev,$baudrate $othbootargs;" \
808 "setenv ramdiskaddr 0x02000000;" \
809 "setenv fdtaddr 0x00c00000;" \
810 "setenv loadaddr 0x1000000;" \
811 "bootm $loadaddr $ramdiskaddr $fdtaddr"
812
813#define CONFIG_HDBOOT \
814 "setenv bootargs root=/dev/$bdev rw " \
815 "console=$consoledev,$baudrate $othbootargs;" \
816 "tftp $loadaddr $bootfile;" \
817 "tftp $fdtaddr $fdtfile;" \
818 "bootm $loadaddr - $fdtaddr"
819
820#define CONFIG_NFSBOOTCOMMAND \
821 "setenv bootargs root=/dev/nfs rw " \
822 "nfsroot=$serverip:$rootpath " \
823 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
824 "console=$consoledev,$baudrate $othbootargs;" \
825 "tftp $loadaddr $bootfile;" \
826 "tftp $fdtaddr $fdtfile;" \
827 "bootm $loadaddr - $fdtaddr"
828
829#define CONFIG_RAMBOOTCOMMAND \
830 "setenv bootargs root=/dev/ram rw " \
831 "console=$consoledev,$baudrate $othbootargs;" \
832 "tftp $ramdiskaddr $ramdiskfile;" \
833 "tftp $loadaddr $bootfile;" \
834 "tftp $fdtaddr $fdtfile;" \
835 "bootm $loadaddr $ramdiskaddr $fdtaddr"
836
837#define CONFIG_BOOTCOMMAND CONFIG_LINUX
838
c4d0e811 839#include <asm/fsl_secure_boot.h>
ef6c55a2 840
254887a5 841#endif /* __T208xQDS_H */