]>
Commit | Line | Data |
---|---|---|
c4d0e811 SL |
1 | /* |
2 | * Copyright 2011-2013 Freescale Semiconductor, Inc. | |
3 | * | |
4 | * SPDX-License-Identifier: GPL-2.0+ | |
5 | */ | |
6 | ||
7 | /* | |
254887a5 | 8 | * T2080/T2081 QDS board configuration file |
c4d0e811 SL |
9 | */ |
10 | ||
254887a5 SL |
11 | #ifndef __T208xQDS_H |
12 | #define __T208xQDS_H | |
c4d0e811 | 13 | |
fb536878 | 14 | #define CONFIG_DISPLAY_BOARDINFO |
c4d0e811 SL |
15 | #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ |
16 | #define CONFIG_MMC | |
c4d0e811 | 17 | #define CONFIG_USB_EHCI |
254887a5 SL |
18 | #if defined(CONFIG_PPC_T2080) |
19 | #define CONFIG_T2080QDS | |
c4d0e811 SL |
20 | #define CONFIG_FSL_SATA_V2 |
21 | #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */ | |
22 | #define CONFIG_SRIO1 /* SRIO port 1 */ | |
23 | #define CONFIG_SRIO2 /* SRIO port 2 */ | |
254887a5 SL |
24 | #elif defined(CONFIG_PPC_T2081) |
25 | #define CONFIG_T2081QDS | |
26 | #endif | |
c4d0e811 SL |
27 | |
28 | /* High Level Configuration Options */ | |
c4d0e811 SL |
29 | #define CONFIG_BOOKE |
30 | #define CONFIG_E500 /* BOOKE e500 family */ | |
31 | #define CONFIG_E500MC /* BOOKE e500mc family */ | |
32 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ | |
c4d0e811 SL |
33 | #define CONFIG_MP /* support multiple processors */ |
34 | #define CONFIG_ENABLE_36BIT_PHYS | |
35 | ||
36 | #ifdef CONFIG_PHYS_64BIT | |
37 | #define CONFIG_ADDR_MAP 1 | |
38 | #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ | |
39 | #endif | |
40 | ||
41 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ | |
42 | #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS | |
43 | #define CONFIG_FSL_IFC /* Enable IFC Support */ | |
737537ef | 44 | #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ |
c4d0e811 SL |
45 | #define CONFIG_FSL_LAW /* Use common FSL init code */ |
46 | #define CONFIG_ENV_OVERWRITE | |
47 | ||
48 | #ifdef CONFIG_RAMBOOT_PBL | |
e4536f8e | 49 | #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg |
254887a5 | 50 | #if defined(CONFIG_PPC_T2080) |
e4536f8e | 51 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg |
254887a5 | 52 | #elif defined(CONFIG_PPC_T2081) |
e4536f8e | 53 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg |
254887a5 | 54 | #endif |
b19e288f | 55 | |
b19e288f | 56 | #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT |
b19e288f SL |
57 | #define CONFIG_SPL_SERIAL_SUPPORT |
58 | #define CONFIG_SPL_FLUSH_IMAGE | |
59 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
60 | #define CONFIG_SPL_LIBGENERIC_SUPPORT | |
b19e288f SL |
61 | #define CONFIG_FSL_LAW /* Use common FSL init code */ |
62 | #define CONFIG_SYS_TEXT_BASE 0x00201000 | |
63 | #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 | |
64 | #define CONFIG_SPL_PAD_TO 0x40000 | |
65 | #define CONFIG_SPL_MAX_SIZE 0x28000 | |
66 | #define RESET_VECTOR_OFFSET 0x27FFC | |
67 | #define BOOT_PAGE_OFFSET 0x27000 | |
68 | #ifdef CONFIG_SPL_BUILD | |
69 | #define CONFIG_SPL_SKIP_RELOCATE | |
70 | #define CONFIG_SPL_COMMON_INIT_DDR | |
71 | #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE | |
72 | #define CONFIG_SYS_NO_FLASH | |
73 | #endif | |
74 | ||
75 | #ifdef CONFIG_NAND | |
76 | #define CONFIG_SPL_NAND_SUPPORT | |
77 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) | |
78 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 | |
79 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 | |
80 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) | |
81 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" | |
82 | #define CONFIG_SPL_NAND_BOOT | |
83 | #endif | |
84 | ||
85 | #ifdef CONFIG_SPIFLASH | |
86 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC | |
87 | #define CONFIG_SPL_SPI_SUPPORT | |
88 | #define CONFIG_SPL_SPI_FLASH_SUPPORT | |
89 | #define CONFIG_SPL_SPI_FLASH_MINIMAL | |
90 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) | |
91 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) | |
92 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) | |
93 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) | |
94 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" | |
95 | #ifndef CONFIG_SPL_BUILD | |
96 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC | |
c4d0e811 | 97 | #endif |
b19e288f SL |
98 | #define CONFIG_SPL_SPI_BOOT |
99 | #endif | |
100 | ||
101 | #ifdef CONFIG_SDCARD | |
102 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC | |
103 | #define CONFIG_SPL_MMC_SUPPORT | |
104 | #define CONFIG_SPL_MMC_MINIMAL | |
105 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) | |
106 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) | |
107 | #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) | |
108 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) | |
109 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" | |
110 | #ifndef CONFIG_SPL_BUILD | |
111 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC | |
112 | #endif | |
113 | #define CONFIG_SPL_MMC_BOOT | |
114 | #endif | |
115 | ||
116 | #endif /* CONFIG_RAMBOOT_PBL */ | |
c4d0e811 SL |
117 | |
118 | #define CONFIG_SRIO_PCIE_BOOT_MASTER | |
119 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE | |
120 | /* Set 1M boot space */ | |
121 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) | |
122 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ | |
123 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) | |
124 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc | |
125 | #define CONFIG_SYS_NO_FLASH | |
126 | #endif | |
127 | ||
128 | #ifndef CONFIG_SYS_TEXT_BASE | |
e222b1f3 | 129 | #define CONFIG_SYS_TEXT_BASE 0xeff40000 |
c4d0e811 SL |
130 | #endif |
131 | ||
132 | #ifndef CONFIG_RESET_VECTOR_ADDRESS | |
133 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc | |
134 | #endif | |
135 | ||
136 | /* | |
137 | * These can be toggled for performance analysis, otherwise use default. | |
138 | */ | |
139 | #define CONFIG_SYS_CACHE_STASHING | |
140 | #define CONFIG_BTB /* toggle branch predition */ | |
141 | #define CONFIG_DDR_ECC | |
142 | #ifdef CONFIG_DDR_ECC | |
143 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER | |
144 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef | |
145 | #endif | |
146 | ||
b19e288f | 147 | #ifndef CONFIG_SYS_NO_FLASH |
c4d0e811 SL |
148 | #define CONFIG_FLASH_CFI_DRIVER |
149 | #define CONFIG_SYS_FLASH_CFI | |
150 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE | |
151 | #endif | |
152 | ||
153 | #if defined(CONFIG_SPIFLASH) | |
154 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
155 | #define CONFIG_ENV_IS_IN_SPI_FLASH | |
156 | #define CONFIG_ENV_SPI_BUS 0 | |
157 | #define CONFIG_ENV_SPI_CS 0 | |
158 | #define CONFIG_ENV_SPI_MAX_HZ 10000000 | |
159 | #define CONFIG_ENV_SPI_MODE 0 | |
160 | #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ | |
161 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ | |
162 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
163 | #elif defined(CONFIG_SDCARD) | |
164 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
165 | #define CONFIG_ENV_IS_IN_MMC | |
166 | #define CONFIG_SYS_MMC_ENV_DEV 0 | |
167 | #define CONFIG_ENV_SIZE 0x2000 | |
b19e288f | 168 | #define CONFIG_ENV_OFFSET (512 * 0x800) |
c4d0e811 SL |
169 | #elif defined(CONFIG_NAND) |
170 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
171 | #define CONFIG_ENV_IS_IN_NAND | |
b19e288f SL |
172 | #define CONFIG_ENV_SIZE 0x2000 |
173 | #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) | |
c4d0e811 SL |
174 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
175 | #define CONFIG_ENV_IS_IN_REMOTE | |
176 | #define CONFIG_ENV_ADDR 0xffe20000 | |
177 | #define CONFIG_ENV_SIZE 0x2000 | |
178 | #elif defined(CONFIG_ENV_IS_NOWHERE) | |
179 | #define CONFIG_ENV_SIZE 0x2000 | |
180 | #else | |
181 | #define CONFIG_ENV_IS_IN_FLASH | |
182 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) | |
183 | #define CONFIG_ENV_SIZE 0x2000 | |
184 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ | |
185 | #endif | |
186 | ||
187 | #ifndef __ASSEMBLY__ | |
188 | unsigned long get_board_sys_clk(void); | |
189 | unsigned long get_board_ddr_clk(void); | |
190 | #endif | |
191 | ||
192 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() | |
193 | #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() | |
194 | ||
195 | /* | |
196 | * Config the L3 Cache as L3 SRAM | |
197 | */ | |
b19e288f SL |
198 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 |
199 | #define CONFIG_SYS_L3_SIZE (512 << 10) | |
200 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) | |
201 | #ifdef CONFIG_RAMBOOT_PBL | |
202 | #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) | |
203 | #endif | |
204 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) | |
205 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) | |
206 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) | |
207 | #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) | |
c4d0e811 SL |
208 | |
209 | #define CONFIG_SYS_DCSRBAR 0xf0000000 | |
210 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull | |
211 | ||
212 | /* EEPROM */ | |
213 | #define CONFIG_ID_EEPROM | |
214 | #define CONFIG_SYS_I2C_EEPROM_NXID | |
215 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 | |
216 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 | |
217 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
218 | ||
219 | /* | |
220 | * DDR Setup | |
221 | */ | |
222 | #define CONFIG_VERY_BIG_RAM | |
223 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
224 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
40483e1e SL |
225 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
226 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) | |
227 | #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE | |
c4d0e811 SL |
228 | #define CONFIG_DDR_SPD |
229 | #define CONFIG_SYS_FSL_DDR3 | |
ed9e4e42 | 230 | #define CONFIG_FSL_DDR_INTERACTIVE |
c4d0e811 SL |
231 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
232 | #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ | |
233 | #define SPD_EEPROM_ADDRESS1 0x51 | |
234 | #define SPD_EEPROM_ADDRESS2 0x52 | |
235 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 | |
236 | #define CTRL_INTLV_PREFERED cacheline | |
237 | ||
238 | /* | |
239 | * IFC Definitions | |
240 | */ | |
241 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 | |
242 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) | |
243 | #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) | |
244 | #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ | |
245 | + 0x8000000) | \ | |
246 | CSPR_PORT_SIZE_16 | \ | |
247 | CSPR_MSEL_NOR | \ | |
248 | CSPR_V) | |
249 | #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) | |
250 | #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ | |
251 | CSPR_PORT_SIZE_16 | \ | |
252 | CSPR_MSEL_NOR | \ | |
253 | CSPR_V) | |
254 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) | |
255 | /* NOR Flash Timing Params */ | |
256 | #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 | |
257 | ||
258 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ | |
259 | FTIM0_NOR_TEADC(0x5) | \ | |
260 | FTIM0_NOR_TEAHC(0x5)) | |
261 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ | |
262 | FTIM1_NOR_TRAD_NOR(0x1A) |\ | |
263 | FTIM1_NOR_TSEQRAD_NOR(0x13)) | |
264 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ | |
265 | FTIM2_NOR_TCH(0x4) | \ | |
266 | FTIM2_NOR_TWPH(0x0E) | \ | |
267 | FTIM2_NOR_TWP(0x1c)) | |
268 | #define CONFIG_SYS_NOR_FTIM3 0x0 | |
269 | ||
270 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
271 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
272 | ||
273 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ | |
274 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ | |
275 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
276 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
277 | ||
278 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
279 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ | |
280 | + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} | |
281 | ||
282 | #define CONFIG_FSL_QIXIS /* use common QIXIS code */ | |
283 | #define QIXIS_BASE 0xffdf0000 | |
284 | #define QIXIS_LBMAP_SWITCH 6 | |
285 | #define QIXIS_LBMAP_MASK 0x0f | |
286 | #define QIXIS_LBMAP_SHIFT 0 | |
287 | #define QIXIS_LBMAP_DFLTBANK 0x00 | |
288 | #define QIXIS_LBMAP_ALTBANK 0x04 | |
46caebc1 YS |
289 | #define QIXIS_LBMAP_NAND 0x09 |
290 | #define QIXIS_LBMAP_SD 0x00 | |
291 | #define QIXIS_RCW_SRC_NAND 0x104 | |
292 | #define QIXIS_RCW_SRC_SD 0x040 | |
c4d0e811 SL |
293 | #define QIXIS_RST_CTL_RESET 0x83 |
294 | #define QIXIS_RST_FORCE_MEM 0x1 | |
295 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 | |
296 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 | |
297 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 | |
298 | #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) | |
299 | ||
300 | #define CONFIG_SYS_CSPR3_EXT (0xf) | |
301 | #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ | |
302 | | CSPR_PORT_SIZE_8 \ | |
303 | | CSPR_MSEL_GPCM \ | |
304 | | CSPR_V) | |
305 | #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) | |
306 | #define CONFIG_SYS_CSOR3 0x0 | |
307 | /* QIXIS Timing parameters for IFC CS3 */ | |
308 | #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ | |
309 | FTIM0_GPCM_TEADC(0x0e) | \ | |
310 | FTIM0_GPCM_TEAHC(0x0e)) | |
311 | #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ | |
312 | FTIM1_GPCM_TRAD(0x3f)) | |
313 | #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ | |
6b7679c8 | 314 | FTIM2_GPCM_TCH(0x8) | \ |
c4d0e811 SL |
315 | FTIM2_GPCM_TWP(0x1f)) |
316 | #define CONFIG_SYS_CS3_FTIM3 0x0 | |
317 | ||
318 | /* NAND Flash on IFC */ | |
319 | #define CONFIG_NAND_FSL_IFC | |
320 | #define CONFIG_SYS_NAND_BASE 0xff800000 | |
321 | #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) | |
322 | ||
323 | #define CONFIG_SYS_NAND_CSPR_EXT (0xf) | |
324 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ | |
325 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ | |
326 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ | |
327 | | CSPR_V) | |
328 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) | |
329 | ||
330 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ | |
331 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
332 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
333 | | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ | |
334 | | CSOR_NAND_PGS_2K /* Page Size = 2K */\ | |
335 | | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ | |
336 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
337 | ||
338 | #define CONFIG_SYS_NAND_ONFI_DETECTION | |
339 | ||
340 | /* ONFI NAND Flash mode0 Timing Params */ | |
341 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ | |
342 | FTIM0_NAND_TWP(0x18) | \ | |
343 | FTIM0_NAND_TWCHT(0x07) | \ | |
344 | FTIM0_NAND_TWH(0x0a)) | |
345 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ | |
346 | FTIM1_NAND_TWBE(0x39) | \ | |
347 | FTIM1_NAND_TRR(0x0e) | \ | |
348 | FTIM1_NAND_TRP(0x18)) | |
349 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ | |
350 | FTIM2_NAND_TREH(0x0a) | \ | |
351 | FTIM2_NAND_TWHRE(0x1e)) | |
352 | #define CONFIG_SYS_NAND_FTIM3 0x0 | |
353 | ||
354 | #define CONFIG_SYS_NAND_DDR_LAW 11 | |
355 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
356 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
c4d0e811 SL |
357 | #define CONFIG_CMD_NAND |
358 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
359 | ||
360 | #if defined(CONFIG_NAND) | |
361 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT | |
362 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR | |
363 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK | |
364 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR | |
365 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
366 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
367 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
368 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
22cbf964 SL |
369 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT |
370 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR | |
371 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
372 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
373 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
374 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
375 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
376 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
377 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT | |
378 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR | |
c4d0e811 SL |
379 | #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK |
380 | #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR | |
381 | #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
382 | #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
383 | #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
384 | #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
385 | #else | |
386 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT | |
387 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR | |
388 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK | |
389 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR | |
390 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
391 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
392 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
393 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
22cbf964 SL |
394 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT |
395 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR | |
396 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
397 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
398 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
399 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
400 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
401 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
c4d0e811 SL |
402 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT |
403 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR | |
404 | #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK | |
405 | #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR | |
406 | #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
407 | #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
408 | #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
409 | #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
410 | #endif | |
c4d0e811 SL |
411 | |
412 | #if defined(CONFIG_RAMBOOT_PBL) | |
413 | #define CONFIG_SYS_RAMBOOT | |
414 | #endif | |
415 | ||
b19e288f SL |
416 | #ifdef CONFIG_SPL_BUILD |
417 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE | |
418 | #else | |
419 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ | |
420 | #endif | |
421 | ||
c4d0e811 SL |
422 | #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ |
423 | #define CONFIG_MISC_INIT_R | |
424 | #define CONFIG_HWCONFIG | |
425 | ||
426 | /* define to use L1 as initial stack */ | |
427 | #define CONFIG_L1_INIT_RAM | |
428 | #define CONFIG_SYS_INIT_RAM_LOCK | |
429 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ | |
430 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf | |
b3142e2c | 431 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
c4d0e811 SL |
432 | /* The assembler doesn't like typecast */ |
433 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ | |
434 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ | |
435 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) | |
436 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 | |
437 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ | |
438 | GENERATED_GBL_DATA_SIZE) | |
439 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
9307cbab | 440 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
c4d0e811 SL |
441 | #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) |
442 | ||
443 | /* | |
444 | * Serial Port | |
445 | */ | |
446 | #define CONFIG_CONS_INDEX 1 | |
c4d0e811 SL |
447 | #define CONFIG_SYS_NS16550_SERIAL |
448 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
449 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) | |
450 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
451 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
452 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) | |
453 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) | |
454 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) | |
455 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) | |
456 | ||
c4d0e811 SL |
457 | /* |
458 | * I2C | |
459 | */ | |
460 | #define CONFIG_SYS_I2C | |
461 | #define CONFIG_SYS_I2C_FSL | |
462 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
463 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
464 | #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F | |
465 | #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F | |
466 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 | |
467 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 | |
468 | #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 | |
469 | #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 | |
470 | #define CONFIG_SYS_FSL_I2C_SPEED 100000 | |
471 | #define CONFIG_SYS_FSL_I2C2_SPEED 100000 | |
472 | #define CONFIG_SYS_FSL_I2C3_SPEED 100000 | |
473 | #define CONFIG_SYS_FSL_I2C4_SPEED 100000 | |
474 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ | |
475 | #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ | |
476 | #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ | |
477 | #define I2C_MUX_CH_DEFAULT 0x8 | |
478 | ||
3ad2737e YZ |
479 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
480 | ||
481 | /* Voltage monitor on channel 2*/ | |
482 | #define I2C_VOL_MONITOR_ADDR 0x40 | |
483 | #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 | |
484 | #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 | |
485 | #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 | |
486 | ||
487 | #define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv" | |
488 | #ifndef CONFIG_SPL_BUILD | |
489 | #define CONFIG_VID | |
490 | #endif | |
491 | #define CONFIG_VOL_MONITOR_IR36021_SET | |
492 | #define CONFIG_VOL_MONITOR_IR36021_READ | |
493 | /* The lowest and highest voltage allowed for T208xQDS */ | |
494 | #define VDD_MV_MIN 819 | |
495 | #define VDD_MV_MAX 1212 | |
c4d0e811 SL |
496 | |
497 | /* | |
498 | * RapidIO | |
499 | */ | |
500 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 | |
501 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull | |
502 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ | |
503 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 | |
504 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull | |
505 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ | |
506 | /* | |
507 | * for slave u-boot IMAGE instored in master memory space, | |
508 | * PHYS must be aligned based on the SIZE | |
509 | */ | |
e4911815 LG |
510 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
511 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull | |
512 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ | |
513 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull | |
c4d0e811 SL |
514 | /* |
515 | * for slave UCODE and ENV instored in master memory space, | |
516 | * PHYS must be aligned based on the SIZE | |
517 | */ | |
e4911815 | 518 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
c4d0e811 SL |
519 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
520 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ | |
521 | ||
522 | /* slave core release by master*/ | |
523 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 | |
524 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ | |
525 | ||
526 | /* | |
527 | * SRIO_PCIE_BOOT - SLAVE | |
528 | */ | |
529 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE | |
530 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 | |
531 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ | |
532 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) | |
533 | #endif | |
534 | ||
535 | /* | |
536 | * eSPI - Enhanced SPI | |
537 | */ | |
538 | #ifdef CONFIG_SPI_FLASH | |
09c2046f | 539 | #ifndef CONFIG_SPL_BUILD |
254887a5 SL |
540 | #endif |
541 | ||
b19e288f | 542 | #define CONFIG_SPI_FLASH_BAR |
c4d0e811 SL |
543 | #define CONFIG_SF_DEFAULT_SPEED 10000000 |
544 | #define CONFIG_SF_DEFAULT_MODE 0 | |
545 | #endif | |
546 | ||
547 | /* | |
548 | * General PCI | |
549 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
550 | */ | |
551 | #define CONFIG_PCI /* Enable PCI/PCIE */ | |
b38eaec5 RD |
552 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
553 | #define CONFIG_PCIE2 /* PCIE controller 2 */ | |
554 | #define CONFIG_PCIE3 /* PCIE controller 3 */ | |
555 | #define CONFIG_PCIE4 /* PCIE controller 4 */ | |
5066e628 | 556 | #define CONFIG_FSL_PCIE_RESET |
c4d0e811 SL |
557 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
558 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ | |
559 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ | |
560 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 | |
561 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 | |
562 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull | |
563 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ | |
564 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 | |
565 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 | |
566 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull | |
567 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ | |
568 | ||
569 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ | |
570 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 | |
571 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 | |
572 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull | |
573 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ | |
574 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 | |
575 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 | |
576 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull | |
577 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ | |
578 | ||
579 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ | |
580 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 | |
581 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 | |
582 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull | |
583 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ | |
584 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 | |
585 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 | |
586 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull | |
587 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ | |
588 | ||
589 | /* controller 4, Base address 203000 */ | |
590 | #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 | |
591 | #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 | |
592 | #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull | |
593 | #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ | |
594 | #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 | |
595 | #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull | |
596 | #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ | |
597 | ||
598 | #ifdef CONFIG_PCI | |
599 | #define CONFIG_PCI_INDIRECT_BRIDGE | |
254887a5 | 600 | #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
c4d0e811 SL |
601 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
602 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
603 | #define CONFIG_DOS_PARTITION | |
604 | #endif | |
605 | ||
606 | /* Qman/Bman */ | |
607 | #ifndef CONFIG_NOBQFMAN | |
608 | #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ | |
609 | #define CONFIG_SYS_BMAN_NUM_PORTALS 18 | |
610 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 | |
611 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull | |
612 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
613 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
614 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 | |
615 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE | |
616 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
617 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ | |
618 | CONFIG_SYS_BMAN_CENA_SIZE) | |
619 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) | |
620 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 | |
c4d0e811 SL |
621 | #define CONFIG_SYS_QMAN_NUM_PORTALS 18 |
622 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 | |
623 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull | |
624 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 | |
3fa66db4 JL |
625 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
626 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 | |
627 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE | |
628 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
629 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ | |
630 | CONFIG_SYS_QMAN_CENA_SIZE) | |
631 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) | |
632 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 | |
c4d0e811 SL |
633 | |
634 | #define CONFIG_SYS_DPAA_FMAN | |
635 | #define CONFIG_SYS_DPAA_PME | |
636 | #define CONFIG_SYS_PMAN | |
637 | #define CONFIG_SYS_DPAA_DCE | |
638 | #define CONFIG_SYS_DPAA_RMAN /* RMan */ | |
639 | #define CONFIG_SYS_INTERLAKEN | |
640 | ||
641 | /* Default address of microcode for the Linux Fman driver */ | |
642 | #if defined(CONFIG_SPIFLASH) | |
643 | /* | |
644 | * env is stored at 0x100000, sector size is 0x10000, ucode is stored after | |
645 | * env, so we got 0x110000. | |
646 | */ | |
647 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH | |
dcf1d774 | 648 | #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 |
c4d0e811 SL |
649 | #elif defined(CONFIG_SDCARD) |
650 | /* | |
651 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is | |
b19e288f SL |
652 | * about 1MB (2048 blocks), Env is stored after the image, and the env size is |
653 | * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. | |
c4d0e811 SL |
654 | */ |
655 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC | |
b19e288f | 656 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) |
c4d0e811 SL |
657 | #elif defined(CONFIG_NAND) |
658 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND | |
b19e288f | 659 | #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) |
c4d0e811 SL |
660 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
661 | /* | |
662 | * Slave has no ucode locally, it can fetch this from remote. When implementing | |
663 | * in two corenet boards, slave's ucode could be stored in master's memory | |
664 | * space, the address can be mapped from slave TLB->slave LAW-> | |
665 | * slave SRIO or PCIE outbound window->master inbound window-> | |
666 | * master LAW->the ucode address in master's memory space. | |
667 | */ | |
668 | #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE | |
dcf1d774 | 669 | #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 |
c4d0e811 SL |
670 | #else |
671 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR | |
dcf1d774 | 672 | #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 |
c4d0e811 SL |
673 | #endif |
674 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 | |
675 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) | |
676 | #endif /* CONFIG_NOBQFMAN */ | |
677 | ||
678 | #ifdef CONFIG_SYS_DPAA_FMAN | |
679 | #define CONFIG_FMAN_ENET | |
680 | #define CONFIG_PHYLIB_10G | |
681 | #define CONFIG_PHY_VITESSE | |
682 | #define CONFIG_PHY_REALTEK | |
683 | #define CONFIG_PHY_TERANETICS | |
684 | #define RGMII_PHY1_ADDR 0x1 | |
685 | #define RGMII_PHY2_ADDR 0x2 | |
686 | #define FM1_10GEC1_PHY_ADDR 0x3 | |
687 | #define SGMII_CARD_PORT1_PHY_ADDR 0x1C | |
688 | #define SGMII_CARD_PORT2_PHY_ADDR 0x1D | |
689 | #define SGMII_CARD_PORT3_PHY_ADDR 0x1E | |
690 | #define SGMII_CARD_PORT4_PHY_ADDR 0x1F | |
691 | #endif | |
692 | ||
693 | #ifdef CONFIG_FMAN_ENET | |
694 | #define CONFIG_MII /* MII PHY management */ | |
695 | #define CONFIG_ETHPRIME "FM1@DTSEC3" | |
696 | #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ | |
697 | #endif | |
698 | ||
699 | /* | |
700 | * SATA | |
701 | */ | |
702 | #ifdef CONFIG_FSL_SATA_V2 | |
703 | #define CONFIG_LIBATA | |
704 | #define CONFIG_FSL_SATA | |
705 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 | |
706 | #define CONFIG_SATA1 | |
707 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR | |
708 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA | |
709 | #define CONFIG_SATA2 | |
710 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR | |
711 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA | |
712 | #define CONFIG_LBA48 | |
713 | #define CONFIG_CMD_SATA | |
714 | #define CONFIG_DOS_PARTITION | |
c4d0e811 SL |
715 | #endif |
716 | ||
717 | /* | |
718 | * USB | |
719 | */ | |
720 | #ifdef CONFIG_USB_EHCI | |
c4d0e811 SL |
721 | #define CONFIG_USB_EHCI_FSL |
722 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET | |
c4d0e811 SL |
723 | #define CONFIG_HAS_FSL_DR_USB |
724 | #endif | |
725 | ||
726 | /* | |
727 | * SDHC | |
728 | */ | |
729 | #ifdef CONFIG_MMC | |
c4d0e811 | 730 | #define CONFIG_FSL_ESDHC |
cf23b4da | 731 | #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |
c4d0e811 SL |
732 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
733 | #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT | |
734 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 | |
735 | #define CONFIG_GENERIC_MMC | |
c4d0e811 | 736 | #define CONFIG_DOS_PARTITION |
b46cf1b1 | 737 | #define CONFIG_FSL_ESDHC_ADAPTER_IDENT |
c4d0e811 SL |
738 | #endif |
739 | ||
9941cf78 SL |
740 | /* |
741 | * Dynamic MTD Partition support with mtdparts | |
742 | */ | |
743 | #ifndef CONFIG_SYS_NO_FLASH | |
744 | #define CONFIG_MTD_DEVICE | |
745 | #define CONFIG_MTD_PARTITIONS | |
746 | #define CONFIG_CMD_MTDPARTS | |
747 | #define CONFIG_FLASH_CFI_MTD | |
748 | #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ | |
749 | "spi0=spife110000.0" | |
750 | #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ | |
751 | "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ | |
752 | "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ | |
753 | "1m(uboot),5m(kernel),128k(dtb),-(user)" | |
754 | #endif | |
755 | ||
c4d0e811 SL |
756 | /* |
757 | * Environment | |
758 | */ | |
759 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
760 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
761 | ||
762 | /* | |
763 | * Command line configuration. | |
764 | */ | |
c4d0e811 | 765 | #define CONFIG_CMD_ERRATA |
c4d0e811 | 766 | #define CONFIG_CMD_IRQ |
c4d0e811 | 767 | #define CONFIG_CMD_REGINFO |
c4d0e811 SL |
768 | |
769 | #ifdef CONFIG_PCI | |
770 | #define CONFIG_CMD_PCI | |
c4d0e811 SL |
771 | #endif |
772 | ||
737537ef RG |
773 | /* Hash command with SHA acceleration supported in hardware */ |
774 | #ifdef CONFIG_FSL_CAAM | |
775 | #define CONFIG_CMD_HASH | |
776 | #define CONFIG_SHA_HW_ACCEL | |
777 | #endif | |
778 | ||
c4d0e811 SL |
779 | /* |
780 | * Miscellaneous configurable options | |
781 | */ | |
782 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
783 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ | |
784 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ | |
785 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
c4d0e811 SL |
786 | #ifdef CONFIG_CMD_KGDB |
787 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
788 | #else | |
789 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
790 | #endif | |
791 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) | |
792 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
793 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ | |
c4d0e811 SL |
794 | |
795 | /* | |
796 | * For booting Linux, the board info and command line data | |
797 | * have to be in the first 64 MB of memory, since this is | |
798 | * the maximum mapped by the Linux kernel during initialization. | |
799 | */ | |
800 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ | |
801 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
802 | ||
803 | #ifdef CONFIG_CMD_KGDB | |
804 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
805 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ | |
806 | #endif | |
807 | ||
808 | /* | |
809 | * Environment Configuration | |
810 | */ | |
811 | #define CONFIG_ROOTPATH "/opt/nfsroot" | |
812 | #define CONFIG_BOOTFILE "uImage" | |
813 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ | |
814 | ||
815 | /* default location for tftp and bootm */ | |
816 | #define CONFIG_LOADADDR 1000000 | |
817 | #define CONFIG_BAUDRATE 115200 | |
c4d0e811 SL |
818 | #define __USB_PHY_TYPE utmi |
819 | ||
820 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
821 | "hwconfig=fsl_ddr:" \ | |
822 | "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ | |
823 | "bank_intlv=auto;" \ | |
824 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ | |
825 | "netdev=eth0\0" \ | |
826 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ | |
827 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ | |
828 | "tftpflash=tftpboot $loadaddr $uboot && " \ | |
829 | "protect off $ubootaddr +$filesize && " \ | |
830 | "erase $ubootaddr +$filesize && " \ | |
831 | "cp.b $loadaddr $ubootaddr $filesize && " \ | |
832 | "protect on $ubootaddr +$filesize && " \ | |
833 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ | |
834 | "consoledev=ttyS0\0" \ | |
835 | "ramdiskaddr=2000000\0" \ | |
836 | "ramdiskfile=t2080qds/ramdisk.uboot\0" \ | |
b24a4f62 | 837 | "fdtaddr=1e00000\0" \ |
c4d0e811 | 838 | "fdtfile=t2080qds/t2080qds.dtb\0" \ |
3246584d | 839 | "bdev=sda3\0" |
c4d0e811 SL |
840 | |
841 | /* | |
842 | * For emulation this causes u-boot to jump to the start of the | |
843 | * proof point app code automatically | |
844 | */ | |
845 | #define CONFIG_PROOF_POINTS \ | |
846 | "setenv bootargs root=/dev/$bdev rw " \ | |
847 | "console=$consoledev,$baudrate $othbootargs;" \ | |
848 | "cpu 1 release 0x29000000 - - -;" \ | |
849 | "cpu 2 release 0x29000000 - - -;" \ | |
850 | "cpu 3 release 0x29000000 - - -;" \ | |
851 | "cpu 4 release 0x29000000 - - -;" \ | |
852 | "cpu 5 release 0x29000000 - - -;" \ | |
853 | "cpu 6 release 0x29000000 - - -;" \ | |
854 | "cpu 7 release 0x29000000 - - -;" \ | |
855 | "go 0x29000000" | |
856 | ||
857 | #define CONFIG_HVBOOT \ | |
858 | "setenv bootargs config-addr=0x60000000; " \ | |
859 | "bootm 0x01000000 - 0x00f00000" | |
860 | ||
861 | #define CONFIG_ALU \ | |
862 | "setenv bootargs root=/dev/$bdev rw " \ | |
863 | "console=$consoledev,$baudrate $othbootargs;" \ | |
864 | "cpu 1 release 0x01000000 - - -;" \ | |
865 | "cpu 2 release 0x01000000 - - -;" \ | |
866 | "cpu 3 release 0x01000000 - - -;" \ | |
867 | "cpu 4 release 0x01000000 - - -;" \ | |
868 | "cpu 5 release 0x01000000 - - -;" \ | |
869 | "cpu 6 release 0x01000000 - - -;" \ | |
870 | "cpu 7 release 0x01000000 - - -;" \ | |
871 | "go 0x01000000" | |
872 | ||
873 | #define CONFIG_LINUX \ | |
874 | "setenv bootargs root=/dev/ram rw " \ | |
875 | "console=$consoledev,$baudrate $othbootargs;" \ | |
876 | "setenv ramdiskaddr 0x02000000;" \ | |
877 | "setenv fdtaddr 0x00c00000;" \ | |
878 | "setenv loadaddr 0x1000000;" \ | |
879 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
880 | ||
881 | #define CONFIG_HDBOOT \ | |
882 | "setenv bootargs root=/dev/$bdev rw " \ | |
883 | "console=$consoledev,$baudrate $othbootargs;" \ | |
884 | "tftp $loadaddr $bootfile;" \ | |
885 | "tftp $fdtaddr $fdtfile;" \ | |
886 | "bootm $loadaddr - $fdtaddr" | |
887 | ||
888 | #define CONFIG_NFSBOOTCOMMAND \ | |
889 | "setenv bootargs root=/dev/nfs rw " \ | |
890 | "nfsroot=$serverip:$rootpath " \ | |
891 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
892 | "console=$consoledev,$baudrate $othbootargs;" \ | |
893 | "tftp $loadaddr $bootfile;" \ | |
894 | "tftp $fdtaddr $fdtfile;" \ | |
895 | "bootm $loadaddr - $fdtaddr" | |
896 | ||
897 | #define CONFIG_RAMBOOTCOMMAND \ | |
898 | "setenv bootargs root=/dev/ram rw " \ | |
899 | "console=$consoledev,$baudrate $othbootargs;" \ | |
900 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
901 | "tftp $loadaddr $bootfile;" \ | |
902 | "tftp $fdtaddr $fdtfile;" \ | |
903 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
904 | ||
905 | #define CONFIG_BOOTCOMMAND CONFIG_LINUX | |
906 | ||
c4d0e811 | 907 | #include <asm/fsl_secure_boot.h> |
ef6c55a2 | 908 | |
254887a5 | 909 | #endif /* __T208xQDS_H */ |