]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T208xQDS.h
Merge branch 'u-boot-microblaze/zynq' into 'u-boot-arm/master'
[people/ms/u-boot.git] / include / configs / T208xQDS.h
CommitLineData
c4d0e811
SL
1/*
2 * Copyright 2011-2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
254887a5 8 * T2080/T2081 QDS board configuration file
c4d0e811
SL
9 */
10
254887a5
SL
11#ifndef __T208xQDS_H
12#define __T208xQDS_H
c4d0e811 13
c4d0e811
SL
14#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
15#define CONFIG_MMC
16#define CONFIG_SPI_FLASH
17#define CONFIG_USB_EHCI
254887a5
SL
18#if defined(CONFIG_PPC_T2080)
19#define CONFIG_T2080QDS
c4d0e811
SL
20#define CONFIG_FSL_SATA_V2
21#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
22#define CONFIG_SRIO1 /* SRIO port 1 */
23#define CONFIG_SRIO2 /* SRIO port 2 */
254887a5
SL
24#elif defined(CONFIG_PPC_T2081)
25#define CONFIG_T2081QDS
26#endif
c4d0e811
SL
27
28/* High Level Configuration Options */
29#define CONFIG_PHYS_64BIT
30#define CONFIG_BOOKE
31#define CONFIG_E500 /* BOOKE e500 family */
32#define CONFIG_E500MC /* BOOKE e500mc family */
33#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
c4d0e811
SL
34#define CONFIG_MP /* support multiple processors */
35#define CONFIG_ENABLE_36BIT_PHYS
36
37#ifdef CONFIG_PHYS_64BIT
38#define CONFIG_ADDR_MAP 1
39#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
40#endif
41
42#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
43#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
44#define CONFIG_FSL_IFC /* Enable IFC Support */
45#define CONFIG_FSL_LAW /* Use common FSL init code */
46#define CONFIG_ENV_OVERWRITE
47
48#ifdef CONFIG_RAMBOOT_PBL
e4536f8e 49#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
254887a5 50#if defined(CONFIG_PPC_T2080)
e4536f8e 51#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
254887a5 52#elif defined(CONFIG_PPC_T2081)
e4536f8e 53#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
254887a5 54#endif
b19e288f
SL
55
56#define CONFIG_SPL
57#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
58#define CONFIG_SPL_ENV_SUPPORT
59#define CONFIG_SPL_SERIAL_SUPPORT
60#define CONFIG_SPL_FLUSH_IMAGE
61#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
62#define CONFIG_SPL_LIBGENERIC_SUPPORT
63#define CONFIG_SPL_LIBCOMMON_SUPPORT
64#define CONFIG_SPL_I2C_SUPPORT
65#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
66#define CONFIG_FSL_LAW /* Use common FSL init code */
67#define CONFIG_SYS_TEXT_BASE 0x00201000
68#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
69#define CONFIG_SPL_PAD_TO 0x40000
70#define CONFIG_SPL_MAX_SIZE 0x28000
71#define RESET_VECTOR_OFFSET 0x27FFC
72#define BOOT_PAGE_OFFSET 0x27000
73#ifdef CONFIG_SPL_BUILD
74#define CONFIG_SPL_SKIP_RELOCATE
75#define CONFIG_SPL_COMMON_INIT_DDR
76#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
77#define CONFIG_SYS_NO_FLASH
78#endif
79
80#ifdef CONFIG_NAND
81#define CONFIG_SPL_NAND_SUPPORT
82#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
83#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
84#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
85#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
86#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
87#define CONFIG_SPL_NAND_BOOT
88#endif
89
90#ifdef CONFIG_SPIFLASH
91#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
92#define CONFIG_SPL_SPI_SUPPORT
93#define CONFIG_SPL_SPI_FLASH_SUPPORT
94#define CONFIG_SPL_SPI_FLASH_MINIMAL
95#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
96#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
97#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
98#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
99#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
100#ifndef CONFIG_SPL_BUILD
101#define CONFIG_SYS_MPC85XX_NO_RESETVEC
c4d0e811 102#endif
b19e288f
SL
103#define CONFIG_SPL_SPI_BOOT
104#endif
105
106#ifdef CONFIG_SDCARD
107#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
108#define CONFIG_SPL_MMC_SUPPORT
109#define CONFIG_SPL_MMC_MINIMAL
110#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
111#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
112#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
113#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
114#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
115#ifndef CONFIG_SPL_BUILD
116#define CONFIG_SYS_MPC85XX_NO_RESETVEC
117#endif
118#define CONFIG_SPL_MMC_BOOT
119#endif
120
121#endif /* CONFIG_RAMBOOT_PBL */
c4d0e811
SL
122
123#define CONFIG_SRIO_PCIE_BOOT_MASTER
124#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
125/* Set 1M boot space */
126#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
127#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
128 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
129#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
130#define CONFIG_SYS_NO_FLASH
131#endif
132
133#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 134#define CONFIG_SYS_TEXT_BASE 0xeff40000
c4d0e811
SL
135#endif
136
137#ifndef CONFIG_RESET_VECTOR_ADDRESS
138#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
139#endif
140
141/*
142 * These can be toggled for performance analysis, otherwise use default.
143 */
144#define CONFIG_SYS_CACHE_STASHING
145#define CONFIG_BTB /* toggle branch predition */
146#define CONFIG_DDR_ECC
147#ifdef CONFIG_DDR_ECC
148#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
149#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
150#endif
151
b19e288f 152#ifndef CONFIG_SYS_NO_FLASH
c4d0e811
SL
153#define CONFIG_FLASH_CFI_DRIVER
154#define CONFIG_SYS_FLASH_CFI
155#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
156#endif
157
158#if defined(CONFIG_SPIFLASH)
159#define CONFIG_SYS_EXTRA_ENV_RELOC
160#define CONFIG_ENV_IS_IN_SPI_FLASH
161#define CONFIG_ENV_SPI_BUS 0
162#define CONFIG_ENV_SPI_CS 0
163#define CONFIG_ENV_SPI_MAX_HZ 10000000
164#define CONFIG_ENV_SPI_MODE 0
165#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
166#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
167#define CONFIG_ENV_SECT_SIZE 0x10000
168#elif defined(CONFIG_SDCARD)
169#define CONFIG_SYS_EXTRA_ENV_RELOC
170#define CONFIG_ENV_IS_IN_MMC
171#define CONFIG_SYS_MMC_ENV_DEV 0
172#define CONFIG_ENV_SIZE 0x2000
b19e288f 173#define CONFIG_ENV_OFFSET (512 * 0x800)
c4d0e811
SL
174#elif defined(CONFIG_NAND)
175#define CONFIG_SYS_EXTRA_ENV_RELOC
176#define CONFIG_ENV_IS_IN_NAND
b19e288f
SL
177#define CONFIG_ENV_SIZE 0x2000
178#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811
SL
179#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
180#define CONFIG_ENV_IS_IN_REMOTE
181#define CONFIG_ENV_ADDR 0xffe20000
182#define CONFIG_ENV_SIZE 0x2000
183#elif defined(CONFIG_ENV_IS_NOWHERE)
184#define CONFIG_ENV_SIZE 0x2000
185#else
186#define CONFIG_ENV_IS_IN_FLASH
187#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
188#define CONFIG_ENV_SIZE 0x2000
189#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
190#endif
191
192#ifndef __ASSEMBLY__
193unsigned long get_board_sys_clk(void);
194unsigned long get_board_ddr_clk(void);
195#endif
196
197#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
198#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
199
200/*
201 * Config the L3 Cache as L3 SRAM
202 */
b19e288f
SL
203#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
204#define CONFIG_SYS_L3_SIZE (512 << 10)
205#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
206#ifdef CONFIG_RAMBOOT_PBL
207#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
208#endif
209#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
210#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
211#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
212#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
c4d0e811
SL
213
214#define CONFIG_SYS_DCSRBAR 0xf0000000
215#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
216
217/* EEPROM */
218#define CONFIG_ID_EEPROM
219#define CONFIG_SYS_I2C_EEPROM_NXID
220#define CONFIG_SYS_EEPROM_BUS_NUM 0
221#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
222#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
223
224/*
225 * DDR Setup
226 */
227#define CONFIG_VERY_BIG_RAM
228#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
229#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
230#define CONFIG_DIMM_SLOTS_PER_CTLR 1
231#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
232#define CONFIG_DDR_SPD
233#define CONFIG_SYS_FSL_DDR3
085db5ca 234#undef CONFIG_FSL_DDR_INTERACTIVE
c4d0e811
SL
235#define CONFIG_SYS_SPD_BUS_NUM 0
236#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
237#define SPD_EEPROM_ADDRESS1 0x51
238#define SPD_EEPROM_ADDRESS2 0x52
239#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
240#define CTRL_INTLV_PREFERED cacheline
241
242/*
243 * IFC Definitions
244 */
245#define CONFIG_SYS_FLASH_BASE 0xe0000000
246#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
247#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
248#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
249 + 0x8000000) | \
250 CSPR_PORT_SIZE_16 | \
251 CSPR_MSEL_NOR | \
252 CSPR_V)
253#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
254#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
255 CSPR_PORT_SIZE_16 | \
256 CSPR_MSEL_NOR | \
257 CSPR_V)
258#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
259/* NOR Flash Timing Params */
260#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
261
262#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
263 FTIM0_NOR_TEADC(0x5) | \
264 FTIM0_NOR_TEAHC(0x5))
265#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
266 FTIM1_NOR_TRAD_NOR(0x1A) |\
267 FTIM1_NOR_TSEQRAD_NOR(0x13))
268#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
269 FTIM2_NOR_TCH(0x4) | \
270 FTIM2_NOR_TWPH(0x0E) | \
271 FTIM2_NOR_TWP(0x1c))
272#define CONFIG_SYS_NOR_FTIM3 0x0
273
274#define CONFIG_SYS_FLASH_QUIET_TEST
275#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
276
277#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
278#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
279#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
280#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
281
282#define CONFIG_SYS_FLASH_EMPTY_INFO
283#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
284 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
285
286#define CONFIG_FSL_QIXIS /* use common QIXIS code */
287#define QIXIS_BASE 0xffdf0000
288#define QIXIS_LBMAP_SWITCH 6
289#define QIXIS_LBMAP_MASK 0x0f
290#define QIXIS_LBMAP_SHIFT 0
291#define QIXIS_LBMAP_DFLTBANK 0x00
292#define QIXIS_LBMAP_ALTBANK 0x04
293#define QIXIS_RST_CTL_RESET 0x83
294#define QIXIS_RST_FORCE_MEM 0x1
295#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
296#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
297#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
298#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
299
300#define CONFIG_SYS_CSPR3_EXT (0xf)
301#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
302 | CSPR_PORT_SIZE_8 \
303 | CSPR_MSEL_GPCM \
304 | CSPR_V)
305#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
306#define CONFIG_SYS_CSOR3 0x0
307/* QIXIS Timing parameters for IFC CS3 */
308#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
309 FTIM0_GPCM_TEADC(0x0e) | \
310 FTIM0_GPCM_TEAHC(0x0e))
311#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
312 FTIM1_GPCM_TRAD(0x3f))
313#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
6b7679c8 314 FTIM2_GPCM_TCH(0x8) | \
c4d0e811
SL
315 FTIM2_GPCM_TWP(0x1f))
316#define CONFIG_SYS_CS3_FTIM3 0x0
317
318/* NAND Flash on IFC */
319#define CONFIG_NAND_FSL_IFC
320#define CONFIG_SYS_NAND_BASE 0xff800000
321#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
322
323#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
324#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
325 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
326 | CSPR_MSEL_NAND /* MSEL = NAND */ \
327 | CSPR_V)
328#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
329
330#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
331 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
332 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
333 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
334 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
335 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
336 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
337
338#define CONFIG_SYS_NAND_ONFI_DETECTION
339
340/* ONFI NAND Flash mode0 Timing Params */
341#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
342 FTIM0_NAND_TWP(0x18) | \
343 FTIM0_NAND_TWCHT(0x07) | \
344 FTIM0_NAND_TWH(0x0a))
345#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
346 FTIM1_NAND_TWBE(0x39) | \
347 FTIM1_NAND_TRR(0x0e) | \
348 FTIM1_NAND_TRP(0x18))
349#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
350 FTIM2_NAND_TREH(0x0a) | \
351 FTIM2_NAND_TWHRE(0x1e))
352#define CONFIG_SYS_NAND_FTIM3 0x0
353
354#define CONFIG_SYS_NAND_DDR_LAW 11
355#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
356#define CONFIG_SYS_MAX_NAND_DEVICE 1
357#define CONFIG_MTD_NAND_VERIFY_WRITE
358#define CONFIG_CMD_NAND
359#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
360
361#if defined(CONFIG_NAND)
362#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
363#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
364#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
365#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
366#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
367#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
368#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
369#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
22cbf964
SL
370#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
371#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
372#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
373#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
374#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
375#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
376#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
377#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
378#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
379#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
c4d0e811
SL
380#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
381#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
382#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
383#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
384#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
385#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
386#else
387#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
388#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
389#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
390#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
391#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
392#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
393#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
394#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
22cbf964
SL
395#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
396#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
397#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
398#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
399#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
400#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
401#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
402#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
c4d0e811
SL
403#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
404#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
405#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
406#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
407#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
408#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
409#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
410#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
411#endif
c4d0e811
SL
412
413#if defined(CONFIG_RAMBOOT_PBL)
414#define CONFIG_SYS_RAMBOOT
415#endif
416
b19e288f
SL
417#ifdef CONFIG_SPL_BUILD
418#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
419#else
420#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
421#endif
422
c4d0e811
SL
423#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
424#define CONFIG_MISC_INIT_R
425#define CONFIG_HWCONFIG
426
427/* define to use L1 as initial stack */
428#define CONFIG_L1_INIT_RAM
429#define CONFIG_SYS_INIT_RAM_LOCK
430#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
431#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
432#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
433/* The assembler doesn't like typecast */
434#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
435 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
436 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
437#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
438#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
439 GENERATED_GBL_DATA_SIZE)
440#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9307cbab 441#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
c4d0e811
SL
442#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
443
444/*
445 * Serial Port
446 */
447#define CONFIG_CONS_INDEX 1
448#define CONFIG_SYS_NS16550
449#define CONFIG_SYS_NS16550_SERIAL
450#define CONFIG_SYS_NS16550_REG_SIZE 1
451#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
452#define CONFIG_SYS_BAUDRATE_TABLE \
453 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
454#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
455#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
456#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
457#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
458
459/* Use the HUSH parser */
460#define CONFIG_SYS_HUSH_PARSER
461#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
462
463/* pass open firmware flat tree */
464#define CONFIG_OF_LIBFDT
465#define CONFIG_OF_BOARD_SETUP
466#define CONFIG_OF_STDOUT_VIA_ALIAS
467
468/* new uImage format support */
469#define CONFIG_FIT
470#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
471
472/*
473 * I2C
474 */
475#define CONFIG_SYS_I2C
476#define CONFIG_SYS_I2C_FSL
477#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
478#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
479#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
480#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
481#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
482#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
483#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
484#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
485#define CONFIG_SYS_FSL_I2C_SPEED 100000
486#define CONFIG_SYS_FSL_I2C2_SPEED 100000
487#define CONFIG_SYS_FSL_I2C3_SPEED 100000
488#define CONFIG_SYS_FSL_I2C4_SPEED 100000
489#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
490#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
491#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
492#define I2C_MUX_CH_DEFAULT 0x8
493
494
495/*
496 * RapidIO
497 */
498#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
499#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
500#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
501#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
502#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
503#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
504/*
505 * for slave u-boot IMAGE instored in master memory space,
506 * PHYS must be aligned based on the SIZE
507 */
e4911815
LG
508#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
509#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
510#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
511#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
c4d0e811
SL
512/*
513 * for slave UCODE and ENV instored in master memory space,
514 * PHYS must be aligned based on the SIZE
515 */
e4911815 516#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
c4d0e811
SL
517#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
518#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
519
520/* slave core release by master*/
521#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
522#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
523
524/*
525 * SRIO_PCIE_BOOT - SLAVE
526 */
527#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
528#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
529#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
530 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
531#endif
532
533/*
534 * eSPI - Enhanced SPI
535 */
536#ifdef CONFIG_SPI_FLASH
537#define CONFIG_FSL_ESPI
c4d0e811 538#define CONFIG_SPI_FLASH_STMICRO
b19e288f
SL
539#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_RAMBOOT_PBL)
540#define CONFIG_SPI_FLASH_SST
254887a5
SL
541#define CONFIG_SPI_FLASH_EON
542#endif
543
c4d0e811 544#define CONFIG_CMD_SF
b19e288f 545#define CONFIG_SPI_FLASH_BAR
c4d0e811
SL
546#define CONFIG_SF_DEFAULT_SPEED 10000000
547#define CONFIG_SF_DEFAULT_MODE 0
548#endif
549
550/*
551 * General PCI
552 * Memory space is mapped 1-1, but I/O space must start from 0.
553 */
554#define CONFIG_PCI /* Enable PCI/PCIE */
555#define CONFIG_PCIE1 /* PCIE controler 1 */
556#define CONFIG_PCIE2 /* PCIE controler 2 */
557#define CONFIG_PCIE3 /* PCIE controler 3 */
558#define CONFIG_PCIE4 /* PCIE controler 4 */
559#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
560#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
561/* controller 1, direct to uli, tgtid 3, Base address 20000 */
562#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
563#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
564#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
565#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
566#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
567#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
568#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
569#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
570
571/* controller 2, Slot 2, tgtid 2, Base address 201000 */
572#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
573#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
574#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
575#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
576#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
577#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
578#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
579#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
580
581/* controller 3, Slot 1, tgtid 1, Base address 202000 */
582#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
583#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
584#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
585#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
586#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
587#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
588#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
589#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
590
591/* controller 4, Base address 203000 */
592#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
593#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
594#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
595#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
596#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
597#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
598#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
599
600#ifdef CONFIG_PCI
601#define CONFIG_PCI_INDIRECT_BRIDGE
254887a5 602#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
c4d0e811
SL
603#define CONFIG_NET_MULTI
604#define CONFIG_E1000
605#define CONFIG_PCI_PNP /* do pci plug-and-play */
606#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
607#define CONFIG_DOS_PARTITION
608#endif
609
610/* Qman/Bman */
611#ifndef CONFIG_NOBQFMAN
612#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
613#define CONFIG_SYS_BMAN_NUM_PORTALS 18
614#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
615#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
616#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
617#define CONFIG_SYS_QMAN_NUM_PORTALS 18
618#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
619#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
620#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
621
622#define CONFIG_SYS_DPAA_FMAN
623#define CONFIG_SYS_DPAA_PME
624#define CONFIG_SYS_PMAN
625#define CONFIG_SYS_DPAA_DCE
626#define CONFIG_SYS_DPAA_RMAN /* RMan */
627#define CONFIG_SYS_INTERLAKEN
628
629/* Default address of microcode for the Linux Fman driver */
630#if defined(CONFIG_SPIFLASH)
631/*
632 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
633 * env, so we got 0x110000.
634 */
635#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 636#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
c4d0e811
SL
637#elif defined(CONFIG_SDCARD)
638/*
639 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
b19e288f
SL
640 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
641 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
c4d0e811
SL
642 */
643#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
b19e288f 644#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
c4d0e811
SL
645#elif defined(CONFIG_NAND)
646#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
b19e288f 647#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
c4d0e811
SL
648#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
649/*
650 * Slave has no ucode locally, it can fetch this from remote. When implementing
651 * in two corenet boards, slave's ucode could be stored in master's memory
652 * space, the address can be mapped from slave TLB->slave LAW->
653 * slave SRIO or PCIE outbound window->master inbound window->
654 * master LAW->the ucode address in master's memory space.
655 */
656#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 657#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
c4d0e811
SL
658#else
659#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 660#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
c4d0e811
SL
661#endif
662#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
663#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
664#endif /* CONFIG_NOBQFMAN */
665
666#ifdef CONFIG_SYS_DPAA_FMAN
667#define CONFIG_FMAN_ENET
668#define CONFIG_PHYLIB_10G
669#define CONFIG_PHY_VITESSE
670#define CONFIG_PHY_REALTEK
671#define CONFIG_PHY_TERANETICS
672#define RGMII_PHY1_ADDR 0x1
673#define RGMII_PHY2_ADDR 0x2
674#define FM1_10GEC1_PHY_ADDR 0x3
675#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
676#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
677#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
678#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
679#endif
680
681#ifdef CONFIG_FMAN_ENET
682#define CONFIG_MII /* MII PHY management */
683#define CONFIG_ETHPRIME "FM1@DTSEC3"
684#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
685#endif
686
687/*
688 * SATA
689 */
690#ifdef CONFIG_FSL_SATA_V2
691#define CONFIG_LIBATA
692#define CONFIG_FSL_SATA
693#define CONFIG_SYS_SATA_MAX_DEVICE 2
694#define CONFIG_SATA1
695#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
696#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
697#define CONFIG_SATA2
698#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
699#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
700#define CONFIG_LBA48
701#define CONFIG_CMD_SATA
702#define CONFIG_DOS_PARTITION
703#define CONFIG_CMD_EXT2
704#endif
705
706/*
707 * USB
708 */
709#ifdef CONFIG_USB_EHCI
710#define CONFIG_CMD_USB
711#define CONFIG_USB_STORAGE
712#define CONFIG_USB_EHCI_FSL
713#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
714#define CONFIG_CMD_EXT2
715#define CONFIG_HAS_FSL_DR_USB
716#endif
717
718/*
719 * SDHC
720 */
721#ifdef CONFIG_MMC
722#define CONFIG_CMD_MMC
723#define CONFIG_FSL_ESDHC
724#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
725#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
726#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
727#define CONFIG_GENERIC_MMC
728#define CONFIG_CMD_EXT2
729#define CONFIG_CMD_FAT
730#define CONFIG_DOS_PARTITION
731#endif
732
9941cf78
SL
733
734/*
735 * Dynamic MTD Partition support with mtdparts
736 */
737#ifndef CONFIG_SYS_NO_FLASH
738#define CONFIG_MTD_DEVICE
739#define CONFIG_MTD_PARTITIONS
740#define CONFIG_CMD_MTDPARTS
741#define CONFIG_FLASH_CFI_MTD
742#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
743 "spi0=spife110000.0"
744#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
745 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
746 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
747 "1m(uboot),5m(kernel),128k(dtb),-(user)"
748#endif
749
c4d0e811
SL
750/*
751 * Environment
752 */
753#define CONFIG_LOADS_ECHO /* echo on for serial download */
754#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
755
756/*
757 * Command line configuration.
758 */
759#include <config_cmd_default.h>
760
761#define CONFIG_CMD_DHCP
762#define CONFIG_CMD_ELF
763#define CONFIG_CMD_ERRATA
764#define CONFIG_CMD_GREPENV
765#define CONFIG_CMD_IRQ
766#define CONFIG_CMD_I2C
767#define CONFIG_CMD_MII
768#define CONFIG_CMD_PING
769#define CONFIG_CMD_SETEXPR
770#define CONFIG_CMD_REGINFO
771#define CONFIG_CMD_BDI
772
773#ifdef CONFIG_PCI
774#define CONFIG_CMD_PCI
775#define CONFIG_CMD_NET
776#endif
777
778/*
779 * Miscellaneous configurable options
780 */
781#define CONFIG_SYS_LONGHELP /* undef to save memory */
782#define CONFIG_CMDLINE_EDITING /* Command-line editing */
783#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
784#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
785#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
786#ifdef CONFIG_CMD_KGDB
787#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
788#else
789#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
790#endif
791#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
792#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
793#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
c4d0e811
SL
794
795/*
796 * For booting Linux, the board info and command line data
797 * have to be in the first 64 MB of memory, since this is
798 * the maximum mapped by the Linux kernel during initialization.
799 */
800#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
801#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
802
803#ifdef CONFIG_CMD_KGDB
804#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
805#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
806#endif
807
808/*
809 * Environment Configuration
810 */
811#define CONFIG_ROOTPATH "/opt/nfsroot"
812#define CONFIG_BOOTFILE "uImage"
813#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
814
815/* default location for tftp and bootm */
816#define CONFIG_LOADADDR 1000000
817#define CONFIG_BAUDRATE 115200
818#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
819#define __USB_PHY_TYPE utmi
820
821#define CONFIG_EXTRA_ENV_SETTINGS \
822 "hwconfig=fsl_ddr:" \
823 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
824 "bank_intlv=auto;" \
825 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
826 "netdev=eth0\0" \
827 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
828 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
829 "tftpflash=tftpboot $loadaddr $uboot && " \
830 "protect off $ubootaddr +$filesize && " \
831 "erase $ubootaddr +$filesize && " \
832 "cp.b $loadaddr $ubootaddr $filesize && " \
833 "protect on $ubootaddr +$filesize && " \
834 "cmp.b $loadaddr $ubootaddr $filesize\0" \
835 "consoledev=ttyS0\0" \
836 "ramdiskaddr=2000000\0" \
837 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
838 "fdtaddr=c00000\0" \
839 "fdtfile=t2080qds/t2080qds.dtb\0" \
3246584d 840 "bdev=sda3\0"
c4d0e811
SL
841
842/*
843 * For emulation this causes u-boot to jump to the start of the
844 * proof point app code automatically
845 */
846#define CONFIG_PROOF_POINTS \
847 "setenv bootargs root=/dev/$bdev rw " \
848 "console=$consoledev,$baudrate $othbootargs;" \
849 "cpu 1 release 0x29000000 - - -;" \
850 "cpu 2 release 0x29000000 - - -;" \
851 "cpu 3 release 0x29000000 - - -;" \
852 "cpu 4 release 0x29000000 - - -;" \
853 "cpu 5 release 0x29000000 - - -;" \
854 "cpu 6 release 0x29000000 - - -;" \
855 "cpu 7 release 0x29000000 - - -;" \
856 "go 0x29000000"
857
858#define CONFIG_HVBOOT \
859 "setenv bootargs config-addr=0x60000000; " \
860 "bootm 0x01000000 - 0x00f00000"
861
862#define CONFIG_ALU \
863 "setenv bootargs root=/dev/$bdev rw " \
864 "console=$consoledev,$baudrate $othbootargs;" \
865 "cpu 1 release 0x01000000 - - -;" \
866 "cpu 2 release 0x01000000 - - -;" \
867 "cpu 3 release 0x01000000 - - -;" \
868 "cpu 4 release 0x01000000 - - -;" \
869 "cpu 5 release 0x01000000 - - -;" \
870 "cpu 6 release 0x01000000 - - -;" \
871 "cpu 7 release 0x01000000 - - -;" \
872 "go 0x01000000"
873
874#define CONFIG_LINUX \
875 "setenv bootargs root=/dev/ram rw " \
876 "console=$consoledev,$baudrate $othbootargs;" \
877 "setenv ramdiskaddr 0x02000000;" \
878 "setenv fdtaddr 0x00c00000;" \
879 "setenv loadaddr 0x1000000;" \
880 "bootm $loadaddr $ramdiskaddr $fdtaddr"
881
882#define CONFIG_HDBOOT \
883 "setenv bootargs root=/dev/$bdev rw " \
884 "console=$consoledev,$baudrate $othbootargs;" \
885 "tftp $loadaddr $bootfile;" \
886 "tftp $fdtaddr $fdtfile;" \
887 "bootm $loadaddr - $fdtaddr"
888
889#define CONFIG_NFSBOOTCOMMAND \
890 "setenv bootargs root=/dev/nfs rw " \
891 "nfsroot=$serverip:$rootpath " \
892 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
893 "console=$consoledev,$baudrate $othbootargs;" \
894 "tftp $loadaddr $bootfile;" \
895 "tftp $fdtaddr $fdtfile;" \
896 "bootm $loadaddr - $fdtaddr"
897
898#define CONFIG_RAMBOOTCOMMAND \
899 "setenv bootargs root=/dev/ram rw " \
900 "console=$consoledev,$baudrate $othbootargs;" \
901 "tftp $ramdiskaddr $ramdiskfile;" \
902 "tftp $loadaddr $bootfile;" \
903 "tftp $fdtaddr $fdtfile;" \
904 "bootm $loadaddr $ramdiskaddr $fdtaddr"
905
906#define CONFIG_BOOTCOMMAND CONFIG_LINUX
907
908#ifdef CONFIG_SECURE_BOOT
909#include <asm/fsl_secure_boot.h>
910#undef CONFIG_CMD_USB
911#endif
912
254887a5 913#endif /* __T208xQDS_H */