]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823L.h
Convert CONFIG_CMD_JFFS2 to Kconfig
[people/ms/u-boot.git] / include / configs / TQM823L.h
CommitLineData
f4675560 1/*
23c5d253 2 * (C) Copyright 2000-2014
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
f4675560
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
22
2ae18241
WD
23#define CONFIG_SYS_TEXT_BASE 0x40000000
24
f4675560 25#ifdef CONFIG_LCD /* with LCD controller ? */
59155f4c 26#define CONFIG_MPC8XX_LCD
21f971ec
WD
27#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
28#define CONFIG_LCD_INFO 1 /* ... and some board info */
27b207fd 29#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
f4675560
WD
30#endif
31
32#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
33#define CONFIG_SYS_SMC_RXBUFLEN 128
34#define CONFIG_SYS_MAXIDLE 10
f4675560 35
ae3af05e
WD
36#define CONFIG_BOOTCOUNT_LIMIT
37
f4675560
WD
38
39#define CONFIG_BOARD_TYPES 1 /* support board types */
40
32bf3d14 41#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f4675560
WD
42
43#undef CONFIG_BOOTARGS
6aff3115
WD
44
45#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 46 "netdev=eth0\0" \
6aff3115 47 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 48 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 49 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
50 "addip=setenv bootargs ${bootargs} " \
51 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
52 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 53 "flash_nfs=run nfsargs addip;" \
fe126d8b 54 "bootm ${kernel_addr}\0" \
6aff3115 55 "flash_self=run ramargs addip;" \
fe126d8b
WD
56 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
57 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 58 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
59 "hostname=TQM823L\0" \
60 "bootfile=TQM823L/uImage\0" \
eb6da805
WD
61 "fdt_addr=40040000\0" \
62 "kernel_addr=40060000\0" \
63 "ramdisk_addr=40200000\0" \
29f8f58f
WD
64 "u-boot=TQM823L/u-image.bin\0" \
65 "load=tftp 200000 ${u-boot}\0" \
66 "update=prot off 40000000 +${filesize};" \
67 "era 40000000 +${filesize};" \
68 "cp.b 200000 40000000 ${filesize};" \
69 "sete filesize;save\0" \
6aff3115
WD
70 ""
71#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
72
73#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 74#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f4675560
WD
75
76#undef CONFIG_WATCHDOG /* watchdog disabled */
77
a522fa0e 78#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
f4675560 79
37d4bb70
JL
80/*
81 * BOOTP options
82 */
83#define CONFIG_BOOTP_SUBNETMASK
84#define CONFIG_BOOTP_GATEWAY
85#define CONFIG_BOOTP_HOSTNAME
86#define CONFIG_BOOTP_BOOTPATH
87#define CONFIG_BOOTP_BOOTFILESIZE
88
f4675560
WD
89#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
90
2694690e
JL
91/*
92 * Command line configuration.
93 */
2694690e 94
29f8f58f
WD
95#define CONFIG_NETCONSOLE
96
f4675560
WD
97/*
98 * Miscellaneous configurable options
99 */
6d0f6bcf 100#define CONFIG_SYS_LONGHELP /* undef to save memory */
6aff3115 101
2751a95a 102#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6aff3115 103
2694690e 104#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 105#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 106#else
6d0f6bcf 107#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f4675560 108#endif
6d0f6bcf
JCPV
109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f4675560 112
6d0f6bcf
JCPV
113#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
114#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f4675560 115
6d0f6bcf 116#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f4675560 117
f4675560
WD
118/*
119 * Low Level Configuration Settings
120 * (address mappings, register initial values, etc.)
121 * You should know what you are doing if you make changes here.
122 */
123/*-----------------------------------------------------------------------
124 * Internal Memory Mapped Register
125 */
6d0f6bcf 126#define CONFIG_SYS_IMMR 0xFFF00000
f4675560
WD
127
128/*-----------------------------------------------------------------------
129 * Definitions for initial stack pointer and data area (in DPRAM)
130 */
6d0f6bcf 131#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 132#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
25ddd1fb 133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 134#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f4675560
WD
135
136/*-----------------------------------------------------------------------
137 * Start addresses for the final memory configuration
138 * (Set up by the startup code)
6d0f6bcf 139 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f4675560 140 */
6d0f6bcf
JCPV
141#define CONFIG_SYS_SDRAM_BASE 0x00000000
142#define CONFIG_SYS_FLASH_BASE 0x40000000
143#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
145#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f4675560
WD
146
147/*
148 * For booting Linux, the board info and command line data
149 * have to be in the first 8 MB of memory, since this is
150 * the maximum mapped by the Linux kernel during initialization.
151 */
6d0f6bcf 152#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f4675560
WD
153
154/*-----------------------------------------------------------------------
155 * FLASH organization
156 */
f4675560 157
e318d9e9 158/* use CFI flash driver */
6d0f6bcf 159#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 160#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
161#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
162#define CONFIG_SYS_FLASH_EMPTY_INFO
163#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
164#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560 166
5a1aceb0 167#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
168#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
169#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
f4675560
WD
170
171/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
172#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
173#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f4675560 174
6d0f6bcf 175#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 176
7c803be2
WD
177#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
178
29f8f58f
WD
179/*-----------------------------------------------------------------------
180 * Dynamic MTD partition support
181 */
68d7d651 182#define CONFIG_CMD_MTDPARTS
942556a9
SR
183#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
184#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
185#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
186
187#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
188 "128k(dtb)," \
189 "1664k(kernel)," \
190 "2m(rootfs)," \
cd82919e 191 "4m(data)"
29f8f58f 192
f4675560
WD
193/*-----------------------------------------------------------------------
194 * Hardware Information Block
195 */
6d0f6bcf
JCPV
196#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
197#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
198#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f4675560
WD
199
200/*-----------------------------------------------------------------------
201 * Cache Configuration
202 */
6d0f6bcf 203#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 204#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 205#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f4675560
WD
206#endif
207
208/*-----------------------------------------------------------------------
209 * SYPCR - System Protection Control 11-9
210 * SYPCR can only be written once after reset!
211 *-----------------------------------------------------------------------
212 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
213 */
214#if defined(CONFIG_WATCHDOG)
6d0f6bcf 215#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f4675560
WD
216 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
217#else
6d0f6bcf 218#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f4675560
WD
219#endif
220
221/*-----------------------------------------------------------------------
222 * SIUMCR - SIU Module Configuration 11-6
223 *-----------------------------------------------------------------------
224 * PCMCIA config., multi-function pin tri-state
225 */
226#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 227#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f4675560 228#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 229#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f4675560
WD
230#endif /* CONFIG_CAN_DRIVER */
231
232/*-----------------------------------------------------------------------
233 * TBSCR - Time Base Status and Control 11-26
234 *-----------------------------------------------------------------------
235 * Clear Reference Interrupt Status, Timebase freezing enabled
236 */
6d0f6bcf 237#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f4675560
WD
238
239/*-----------------------------------------------------------------------
240 * RTCSC - Real-Time Clock Status and Control Register 11-27
241 *-----------------------------------------------------------------------
242 */
6d0f6bcf 243#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f4675560
WD
244
245/*-----------------------------------------------------------------------
246 * PISCR - Periodic Interrupt Status and Control 11-31
247 *-----------------------------------------------------------------------
248 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
249 */
6d0f6bcf 250#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f4675560
WD
251
252/*-----------------------------------------------------------------------
253 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
254 *-----------------------------------------------------------------------
255 * Reset PLL lock status sticky bit, timer expired status bit and timer
256 * interrupt status bit
f4675560 257 */
6d0f6bcf 258#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
259
260/*-----------------------------------------------------------------------
261 * SCCR - System Clock and reset Control Register 15-27
262 *-----------------------------------------------------------------------
263 * Set clock output, timebase and RTC source and divider,
264 * power management and some other internal clocks
265 */
266#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 267#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
268 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
269 SCCR_DFALCD00)
f4675560
WD
270
271/*-----------------------------------------------------------------------
272 * PCMCIA stuff
273 *-----------------------------------------------------------------------
274 *
275 */
6d0f6bcf
JCPV
276#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
277#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
278#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
279#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
280#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
281#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
282#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
283#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f4675560
WD
284
285/*-----------------------------------------------------------------------
286 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
287 *-----------------------------------------------------------------------
288 */
289
8d1165e1 290#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
f4675560
WD
291#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
292
293#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
294#undef CONFIG_IDE_LED /* LED for ide not supported */
295#undef CONFIG_IDE_RESET /* reset for ide not supported */
296
6d0f6bcf
JCPV
297#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
298#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f4675560 299
6d0f6bcf 300#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f4675560 301
6d0f6bcf 302#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f4675560
WD
303
304/* Offset for data I/O */
6d0f6bcf 305#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f4675560
WD
306
307/* Offset for normal register accesses */
6d0f6bcf 308#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f4675560
WD
309
310/* Offset for alternate registers */
6d0f6bcf 311#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f4675560
WD
312
313/*-----------------------------------------------------------------------
314 *
315 *-----------------------------------------------------------------------
316 *
317 */
6d0f6bcf 318#define CONFIG_SYS_DER 0
f4675560
WD
319
320/*
321 * Init Memory Controller:
322 *
323 * BR0/1 and OR0/1 (FLASH)
324 */
325
326#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
327#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
328
329/* used to re-map FLASH both when starting from SRAM or FLASH:
330 * restrict access enough to keep SRAM working (if any)
331 * but not too much to meddle with FLASH accesses
332 */
6d0f6bcf
JCPV
333#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
334#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f4675560
WD
335
336/*
337 * FLASH timing:
338 */
6d0f6bcf 339#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f4675560 340 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560 341
6d0f6bcf
JCPV
342#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
343#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
344#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f4675560 345
6d0f6bcf
JCPV
346#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
347#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
348#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f4675560
WD
349
350/*
351 * BR2/3 and OR2/3 (SDRAM)
352 *
353 */
354#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
355#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
356#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
357
358/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 359#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f4675560 360
6d0f6bcf
JCPV
361#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
362#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f4675560
WD
363
364#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
365#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
366#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f4675560 367#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
368#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
369#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
370#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
371#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f4675560
WD
372 BR_PS_8 | BR_MS_UPMB | BR_V )
373#endif /* CONFIG_CAN_DRIVER */
374
375/*
376 * Memory Periodic Timer Prescaler
377 *
378 * The Divider for PTA (refresh timer) configuration is based on an
379 * example SDRAM configuration (64 MBit, one bank). The adjustment to
380 * the number of chip selects (NCS) and the actually needed refresh
381 * rate is done by setting MPTPR.
382 *
383 * PTA is calculated from
384 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
385 *
386 * gclk CPU clock (not bus clock!)
387 * Trefresh Refresh cycle * 4 (four word bursts used)
388 *
389 * 4096 Rows from SDRAM example configuration
390 * 1000 factor s -> ms
391 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
392 * 4 Number of refresh cycles per period
393 * 64 Refresh cycle in ms per number of rows
394 * --------------------------------------------
395 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
396 *
397 * 50 MHz => 50.000.000 / Divider = 98
398 * 66 Mhz => 66.000.000 / Divider = 129
399 * 80 Mhz => 80.000.000 / Divider = 156
400 */
e9132ea9 401
6d0f6bcf
JCPV
402#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
403#define CONFIG_SYS_MAMR_PTA 98
f4675560
WD
404
405/*
406 * For 16 MBit, refresh rates could be 31.3 us
407 * (= 64 ms / 2K = 125 / quad bursts).
408 * For a simpler initialization, 15.6 us is used instead.
409 *
6d0f6bcf
JCPV
410 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
411 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f4675560 412 */
6d0f6bcf
JCPV
413#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
414#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f4675560
WD
415
416/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
417#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
418#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f4675560
WD
419
420/*
421 * MAMR settings for SDRAM
422 */
423
424/* 8 column SDRAM */
6d0f6bcf 425#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f4675560
WD
426 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
427 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
428/* 9 column SDRAM */
6d0f6bcf 429#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f4675560
WD
430 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
431 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
432
7026ead0
HS
433#define CONFIG_HWCONFIG 1
434
f4675560 435#endif /* __CONFIG_H */