]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823M.h
include/asm-offsets.h: automatically generate assembler constants
[people/ms/u-boot.git] / include / configs / TQM823M.h
CommitLineData
f12e568c 1/*
29f8f58f 2 * (C) Copyright 2000-2008
f12e568c
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_TQM823M 1 /* ...on a TQM8xxM module */
38
2ae18241
WD
39#define CONFIG_SYS_TEXT_BASE 0x40000000
40
f12e568c 41#ifdef CONFIG_LCD /* with LCD controller ? */
fd3103bb 42/* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
f12e568c
WD
43#endif
44
45#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
46#define CONFIG_SYS_SMC_RXBUFLEN 128
47#define CONFIG_SYS_MAXIDLE 10
f12e568c 48#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f12e568c 49
ae3af05e
WD
50#define CONFIG_BOOTCOUNT_LIMIT
51
52#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f12e568c
WD
53
54#define CONFIG_BOARD_TYPES 1 /* support board types */
55
32bf3d14 56#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f12e568c
WD
57
58#undef CONFIG_BOOTARGS
59
60#define CONFIG_EXTRA_ENV_SETTINGS \
61 "netdev=eth0\0" \
62 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 63 "nfsroot=${serverip}:${rootpath}\0" \
f12e568c 64 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
65 "addip=setenv bootargs ${bootargs} " \
66 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
67 ":${hostname}:${netdev}:off panic=1\0" \
f12e568c 68 "flash_nfs=run nfsargs addip;" \
fe126d8b 69 "bootm ${kernel_addr}\0" \
f12e568c 70 "flash_self=run ramargs addip;" \
fe126d8b
WD
71 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
72 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
f12e568c 73 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
74 "hostname=TQM823M\0" \
75 "bootfile=TQM823M/uImage\0" \
eb6da805
WD
76 "fdt_addr=40080000\0" \
77 "kernel_addr=400A0000\0" \
78 "ramdisk_addr=40280000\0" \
29f8f58f
WD
79 "u-boot=TQM823M/u-image.bin\0" \
80 "load=tftp 200000 ${u-boot}\0" \
81 "update=prot off 40000000 +${filesize};" \
82 "era 40000000 +${filesize};" \
83 "cp.b 200000 40000000 ${filesize};" \
84 "sete filesize;save\0" \
f12e568c
WD
85 ""
86#define CONFIG_BOOTCOMMAND "run flash_self"
87
88#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 89#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f12e568c
WD
90
91#undef CONFIG_WATCHDOG /* watchdog disabled */
92
93#ifdef CONFIG_LCD
94# undef CONFIG_STATUS_LED /* disturbs display */
95#else
96# define CONFIG_STATUS_LED 1 /* Status LED enabled */
97#endif /* CONFIG_LCD */
98
99#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
100
37d4bb70
JL
101/*
102 * BOOTP options
103 */
104#define CONFIG_BOOTP_SUBNETMASK
105#define CONFIG_BOOTP_GATEWAY
106#define CONFIG_BOOTP_HOSTNAME
107#define CONFIG_BOOTP_BOOTPATH
108#define CONFIG_BOOTP_BOOTFILESIZE
109
f12e568c
WD
110
111#define CONFIG_MAC_PARTITION
112#define CONFIG_DOS_PARTITION
113
114#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
115
f12e568c 116
2694690e
JL
117/*
118 * Command line configuration.
119 */
120#include <config_cmd_default.h>
121
122#define CONFIG_CMD_ASKENV
123#define CONFIG_CMD_DATE
124#define CONFIG_CMD_DHCP
29f8f58f 125#define CONFIG_CMD_ELF
9a63b7f4 126#define CONFIG_CMD_EXT2
2694690e 127#define CONFIG_CMD_IDE
29f8f58f 128#define CONFIG_CMD_JFFS2
2694690e
JL
129#define CONFIG_CMD_NFS
130#define CONFIG_CMD_SNTP
131
f12e568c 132
29f8f58f
WD
133#define CONFIG_NETCONSOLE
134
135
f12e568c
WD
136/*
137 * Miscellaneous configurable options
138 */
6d0f6bcf
JCPV
139#define CONFIG_SYS_LONGHELP /* undef to save memory */
140#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
f12e568c 141
2751a95a 142#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
143#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
144#ifdef CONFIG_SYS_HUSH_PARSER
145#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
f12e568c
WD
146#endif
147
2694690e 148#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 149#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f12e568c 150#else
6d0f6bcf 151#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f12e568c 152#endif
6d0f6bcf
JCPV
153#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
154#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f12e568c 156
6d0f6bcf
JCPV
157#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
158#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f12e568c 159
6d0f6bcf 160#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f12e568c 161
6d0f6bcf 162#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
f12e568c 163
6d0f6bcf 164#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
f12e568c
WD
165
166/*
167 * Low Level Configuration Settings
168 * (address mappings, register initial values, etc.)
169 * You should know what you are doing if you make changes here.
170 */
171/*-----------------------------------------------------------------------
172 * Internal Memory Mapped Register
173 */
6d0f6bcf 174#define CONFIG_SYS_IMMR 0xFFF00000
f12e568c
WD
175
176/*-----------------------------------------------------------------------
177 * Definitions for initial stack pointer and data area (in DPRAM)
178 */
6d0f6bcf 179#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 180#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
6d0f6bcf 181#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
553f0982 182#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
6d0f6bcf 183#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f12e568c
WD
184
185/*-----------------------------------------------------------------------
186 * Start addresses for the final memory configuration
187 * (Set up by the startup code)
6d0f6bcf 188 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f12e568c 189 */
6d0f6bcf
JCPV
190#define CONFIG_SYS_SDRAM_BASE 0x00000000
191#define CONFIG_SYS_FLASH_BASE 0x40000000
192#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
194#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f12e568c
WD
195
196/*
197 * For booting Linux, the board info and command line data
198 * have to be in the first 8 MB of memory, since this is
199 * the maximum mapped by the Linux kernel during initialization.
200 */
6d0f6bcf 201#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f12e568c
WD
202
203/*-----------------------------------------------------------------------
204 * FLASH organization
205 */
f12e568c 206
e318d9e9 207/* use CFI flash driver */
6d0f6bcf 208#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 209#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
210#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
211#define CONFIG_SYS_FLASH_EMPTY_INFO
212#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
213#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
214#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
f12e568c 215
5a1aceb0 216#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
217#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
218#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
219#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
f12e568c
WD
220
221/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
222#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
223#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f12e568c 224
6d0f6bcf 225#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 226
7c803be2
WD
227#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
228
29f8f58f
WD
229/*-----------------------------------------------------------------------
230 * Dynamic MTD partition support
231 */
68d7d651 232#define CONFIG_CMD_MTDPARTS
942556a9
SR
233#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
234#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
235#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
236
237#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
238 "128k(dtb)," \
239 "1920k(kernel)," \
240 "5632(rootfs)," \
cd82919e 241 "4m(data)"
29f8f58f 242
f12e568c
WD
243/*-----------------------------------------------------------------------
244 * Hardware Information Block
245 */
6d0f6bcf
JCPV
246#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
247#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
248#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f12e568c
WD
249
250/*-----------------------------------------------------------------------
251 * Cache Configuration
252 */
6d0f6bcf 253#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 254#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 255#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f12e568c
WD
256#endif
257
258/*-----------------------------------------------------------------------
259 * SYPCR - System Protection Control 11-9
260 * SYPCR can only be written once after reset!
261 *-----------------------------------------------------------------------
262 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
263 */
264#if defined(CONFIG_WATCHDOG)
6d0f6bcf 265#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f12e568c
WD
266 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
267#else
6d0f6bcf 268#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f12e568c
WD
269#endif
270
271/*-----------------------------------------------------------------------
272 * SIUMCR - SIU Module Configuration 11-6
273 *-----------------------------------------------------------------------
274 * PCMCIA config., multi-function pin tri-state
275 */
276#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 277#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c 278#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 279#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c
WD
280#endif /* CONFIG_CAN_DRIVER */
281
282/*-----------------------------------------------------------------------
283 * TBSCR - Time Base Status and Control 11-26
284 *-----------------------------------------------------------------------
285 * Clear Reference Interrupt Status, Timebase freezing enabled
286 */
6d0f6bcf 287#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f12e568c
WD
288
289/*-----------------------------------------------------------------------
290 * RTCSC - Real-Time Clock Status and Control Register 11-27
291 *-----------------------------------------------------------------------
292 */
6d0f6bcf 293#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f12e568c
WD
294
295/*-----------------------------------------------------------------------
296 * PISCR - Periodic Interrupt Status and Control 11-31
297 *-----------------------------------------------------------------------
298 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
299 */
6d0f6bcf 300#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f12e568c
WD
301
302/*-----------------------------------------------------------------------
303 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
304 *-----------------------------------------------------------------------
305 * Reset PLL lock status sticky bit, timer expired status bit and timer
306 * interrupt status bit
f12e568c 307 */
6d0f6bcf 308#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f12e568c
WD
309
310/*-----------------------------------------------------------------------
311 * SCCR - System Clock and reset Control Register 15-27
312 *-----------------------------------------------------------------------
313 * Set clock output, timebase and RTC source and divider,
314 * power management and some other internal clocks
315 */
316#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 317#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f12e568c
WD
318 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
319 SCCR_DFALCD00)
f12e568c
WD
320
321/*-----------------------------------------------------------------------
322 * PCMCIA stuff
323 *-----------------------------------------------------------------------
324 *
325 */
6d0f6bcf
JCPV
326#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
327#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
328#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
329#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
330#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
331#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
332#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
333#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f12e568c
WD
334
335/*-----------------------------------------------------------------------
336 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
337 *-----------------------------------------------------------------------
338 */
339
340#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
341
342#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
343#undef CONFIG_IDE_LED /* LED for ide not supported */
344#undef CONFIG_IDE_RESET /* reset for ide not supported */
345
6d0f6bcf
JCPV
346#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
347#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f12e568c 348
6d0f6bcf 349#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f12e568c 350
6d0f6bcf 351#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f12e568c
WD
352
353/* Offset for data I/O */
6d0f6bcf 354#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
355
356/* Offset for normal register accesses */
6d0f6bcf 357#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
358
359/* Offset for alternate registers */
6d0f6bcf 360#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f12e568c
WD
361
362/*-----------------------------------------------------------------------
363 *
364 *-----------------------------------------------------------------------
365 *
366 */
6d0f6bcf 367#define CONFIG_SYS_DER 0
f12e568c
WD
368
369/*
370 * Init Memory Controller:
371 *
372 * BR0/1 and OR0/1 (FLASH)
373 */
374
375#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
376#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
377
378/* used to re-map FLASH both when starting from SRAM or FLASH:
379 * restrict access enough to keep SRAM working (if any)
380 * but not too much to meddle with FLASH accesses
381 */
6d0f6bcf
JCPV
382#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
383#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f12e568c
WD
384
385/*
386 * FLASH timing:
387 */
6d0f6bcf 388#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f12e568c 389 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f12e568c 390
6d0f6bcf
JCPV
391#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
392#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
393#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f12e568c 394
6d0f6bcf
JCPV
395#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
396#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
397#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f12e568c
WD
398
399/*
400 * BR2/3 and OR2/3 (SDRAM)
401 *
402 */
403#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
404#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
405#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
406
407/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 408#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f12e568c 409
6d0f6bcf
JCPV
410#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
411#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c
WD
412
413#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
414#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
415#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c 416#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
417#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
418#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
419#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
420#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f12e568c
WD
421 BR_PS_8 | BR_MS_UPMB | BR_V )
422#endif /* CONFIG_CAN_DRIVER */
423
424/*
425 * Memory Periodic Timer Prescaler
426 *
427 * The Divider for PTA (refresh timer) configuration is based on an
428 * example SDRAM configuration (64 MBit, one bank). The adjustment to
429 * the number of chip selects (NCS) and the actually needed refresh
430 * rate is done by setting MPTPR.
431 *
432 * PTA is calculated from
433 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
434 *
435 * gclk CPU clock (not bus clock!)
436 * Trefresh Refresh cycle * 4 (four word bursts used)
437 *
438 * 4096 Rows from SDRAM example configuration
439 * 1000 factor s -> ms
440 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
441 * 4 Number of refresh cycles per period
442 * 64 Refresh cycle in ms per number of rows
443 * --------------------------------------------
444 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
445 *
446 * 50 MHz => 50.000.000 / Divider = 98
447 * 66 Mhz => 66.000.000 / Divider = 129
448 * 80 Mhz => 80.000.000 / Divider = 156
449 */
e9132ea9 450
6d0f6bcf
JCPV
451#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
452#define CONFIG_SYS_MAMR_PTA 98
f12e568c
WD
453
454/*
455 * For 16 MBit, refresh rates could be 31.3 us
456 * (= 64 ms / 2K = 125 / quad bursts).
457 * For a simpler initialization, 15.6 us is used instead.
458 *
6d0f6bcf
JCPV
459 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
460 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f12e568c 461 */
6d0f6bcf
JCPV
462#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
463#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f12e568c
WD
464
465/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
466#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
467#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f12e568c
WD
468
469/*
470 * MAMR settings for SDRAM
471 */
472
473/* 8 column SDRAM */
6d0f6bcf 474#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
475 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
476 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
477/* 9 column SDRAM */
6d0f6bcf 478#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
479 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
480 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
481
7026ead0
HS
482/* pass open firmware flat tree */
483#define CONFIG_OF_LIBFDT 1
484#define CONFIG_OF_BOARD_SETUP 1
485#define CONFIG_HWCONFIG 1
486
f12e568c 487#endif /* __CONFIG_H */