]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM834x.h
common: bootdelay: move CONFIG_BOOTDELAY into a Kconfig option
[people/ms/u-boot.git] / include / configs / TQM834x.h
CommitLineData
e6f2e902
MB
1/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
e6f2e902
MB
6 */
7
8/*
9 * TQM8349 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
fdfaa29e
KP
15#define CONFIG_DISPLAY_BOARDINFO
16
e6f2e902
MB
17/*
18 * High Level Configuration Options
19 */
20#define CONFIG_E300 1 /* E300 Family */
2c7920af 21#define CONFIG_MPC834x 1 /* MPC834x specific */
9ca880a2 22#define CONFIG_MPC8349 1 /* MPC8349 specific */
e6f2e902
MB
23#define CONFIG_TQM834X 1 /* TQM834X board specific */
24
2ae18241
WD
25#define CONFIG_SYS_TEXT_BASE 0x80000000
26
16263087 27/* IMMR Base Address Register, use Freescale default: 0xff400000 */
6d0f6bcf 28#define CONFIG_SYS_IMMR 0xff400000
e6f2e902
MB
29
30/* System clock. Primary input clock when in PCI host mode */
31#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
32
33/*
34 * Local Bus LCRR
35 * LCRR: DLL bypass, Clock divider is 8
36 *
37 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
38 *
39 * External Local Bus rate is
40 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
41 */
c7190f02
KP
42#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
43#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
e6f2e902
MB
44
45/* board pre init: do not call, nothing to do */
46#undef CONFIG_BOARD_EARLY_INIT_F
47
48/* detect the number of flash banks */
49#define CONFIG_BOARD_EARLY_INIT_R
50
51/*
52 * DDR Setup
53 */
df939e16
JH
54 /* DDR is system memory*/
55#define CONFIG_SYS_DDR_BASE 0x00000000
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
6d0f6bcf 57#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
df939e16
JH
58#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
59#undef CONFIG_DDR_ECC /* only for ECC DDR module */
60#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
e6f2e902 61
df939e16 62#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
6d0f6bcf
JCPV
63#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
64#define CONFIG_SYS_MEMTEST_END 0x00100000
e6f2e902
MB
65
66/*
67 * FLASH on the Local Bus
68 */
df939e16
JH
69#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
70#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
71#undef CONFIG_SYS_FLASH_CHECKSUM
72#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
73#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
df939e16 74#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
a3455c00 75#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
e6f2e902
MB
76
77/*
78 * FLASH bank number detection
79 */
80
81/*
df939e16
JH
82 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
83 * Flash banks has to be determined at runtime and stored in a gloabl variable
84 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
85 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
86 * flash_info, and should be made sufficiently large to accomodate the number
87 * of banks that might actually be detected. Since most (all?) Flash related
88 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
89 * the board, it is defined as tqm834x_num_flash_banks.
e6f2e902 90 */
6d0f6bcf 91#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
e6f2e902 92
df939e16 93#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
e6f2e902
MB
94
95/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
df939e16
JH
96#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
97 | BR_MS_GPCM \
98 | BR_PS_32 \
99 | BR_V)
e6f2e902
MB
100
101/* FLASH timing (0x0000_0c54) */
df939e16
JH
102#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
103 | OR_GPCM_ACS_DIV4 \
104 | OR_GPCM_SCY_5 \
105 | OR_GPCM_TRLX)
e6f2e902 106
7d6a0982 107#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
e6f2e902 108
df939e16
JH
109#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
110 | CONFIG_SYS_OR_TIMING_FLASH)
e6f2e902 111
7d6a0982 112#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
6902df56 113
df939e16
JH
114 /* Window base at flash base */
115#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
e6f2e902
MB
116
117/* disable remaining mappings */
6d0f6bcf
JCPV
118#define CONFIG_SYS_BR1_PRELIM 0x00000000
119#define CONFIG_SYS_OR1_PRELIM 0x00000000
120#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
121#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
122
123#define CONFIG_SYS_BR2_PRELIM 0x00000000
124#define CONFIG_SYS_OR2_PRELIM 0x00000000
125#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
126#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
127
128#define CONFIG_SYS_BR3_PRELIM 0x00000000
129#define CONFIG_SYS_OR3_PRELIM 0x00000000
130#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
131#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
e6f2e902
MB
132
133/*
134 * Monitor config
135 */
14d0a02a 136#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
e6f2e902 137
6d0f6bcf 138#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
4681e673 139# define CONFIG_SYS_RAMBOOT
e6f2e902 140#else
4681e673 141# undef CONFIG_SYS_RAMBOOT
e6f2e902
MB
142#endif
143
6d0f6bcf 144#define CONFIG_SYS_INIT_RAM_LOCK 1
df939e16
JH
145#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
146#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
e6f2e902 147
df939e16
JH
148#define CONFIG_SYS_GBL_DATA_OFFSET \
149 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 150#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e6f2e902 151
df939e16
JH
152 /* Reserve 384 kB = 3 sect. for Mon */
153#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
154 /* Reserve 512 kB for malloc */
155#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
e6f2e902
MB
156
157/*
158 * Serial Port
159 */
160#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
161#define CONFIG_SYS_NS16550_SERIAL
162#define CONFIG_SYS_NS16550_REG_SIZE 1
163#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
e6f2e902 164
6d0f6bcf 165#define CONFIG_SYS_BAUDRATE_TABLE \
df939e16 166 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
e6f2e902 167
6d0f6bcf
JCPV
168#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
169#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
e6f2e902
MB
170
171/*
172 * I2C
173 */
00f792e0
HS
174#define CONFIG_SYS_I2C
175#define CONFIG_SYS_I2C_FSL
176#define CONFIG_SYS_FSL_I2C_SPEED 400000
177#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
178#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
e6f2e902
MB
179
180/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
df939e16
JH
181#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
182#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
183#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
184#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
e6f2e902
MB
185
186/* I2C RTC */
df939e16
JH
187#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
188#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
e6f2e902
MB
189
190/* I2C SYSMON (LM75) */
df939e16
JH
191#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
192#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
6d0f6bcf
JCPV
193#define CONFIG_SYS_DTT_MAX_TEMP 70
194#define CONFIG_SYS_DTT_LOW_TEMP -30
df939e16 195#define CONFIG_SYS_DTT_HYSTERESIS 3
e6f2e902
MB
196
197/*
198 * TSEC
199 */
53677ef1 200#define CONFIG_TSEC_ENET /* tsec ethernet support */
e6f2e902
MB
201#define CONFIG_MII
202
6d0f6bcf 203#define CONFIG_SYS_TSEC1_OFFSET 0x24000
df939e16 204#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 205#define CONFIG_SYS_TSEC2_OFFSET 0x25000
df939e16 206#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
e6f2e902
MB
207
208#if defined(CONFIG_TSEC_ENET)
209
255a3577
KP
210#define CONFIG_TSEC1 1
211#define CONFIG_TSEC1_NAME "TSEC0"
212#define CONFIG_TSEC2 1
213#define CONFIG_TSEC2_NAME "TSEC1"
df939e16
JH
214#define TSEC1_PHY_ADDR 2
215#define TSEC2_PHY_ADDR 1
216#define TSEC1_PHYIDX 0
217#define TSEC2_PHYIDX 0
3a79013e
AF
218#define TSEC1_FLAGS TSEC_GIGABIT
219#define TSEC2_FLAGS TSEC_GIGABIT
e6f2e902
MB
220
221/* Options are: TSEC[0-1] */
df939e16 222#define CONFIG_ETHPRIME "TSEC0"
e6f2e902
MB
223
224#endif /* CONFIG_TSEC_ENET */
225
226/*
227 * General PCI
228 * Addresses are mapped 1-1.
229 */
6902df56
RJ
230#define CONFIG_PCI
231
e6f2e902
MB
232#if defined(CONFIG_PCI)
233
df939e16
JH
234#define CONFIG_PCI_PNP /* do pci plug-and-play */
235#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6902df56
RJ
236
237/* PCI1 host bridge */
df939e16
JH
238#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
239#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
240#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
241#define CONFIG_SYS_PCI1_MMIO_BASE \
242 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
243#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
244#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
245#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
246#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
247#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
e6f2e902 248
e6f2e902 249#undef CONFIG_EEPRO100
63ff004c 250#define CONFIG_EEPRO100
e6f2e902
MB
251#undef CONFIG_TULIP
252
253#if !defined(CONFIG_PCI_PNP)
6d0f6bcf
JCPV
254 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
255 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
6902df56 256 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
e6f2e902
MB
257#endif
258
6d0f6bcf 259#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
e6f2e902
MB
260
261#endif /* CONFIG_PCI */
262
263/*
264 * Environment
265 */
df939e16
JH
266#define CONFIG_ENV_IS_IN_FLASH 1
267#define CONFIG_ENV_ADDR \
268 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
269#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
270#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
929b79a0
WD
271#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
272#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
273
df939e16
JH
274#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
275#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
e6f2e902 276
a1aa0bb5
JL
277/*
278 * BOOTP options
279 */
280#define CONFIG_BOOTP_BOOTFILESIZE
281#define CONFIG_BOOTP_BOOTPATH
282#define CONFIG_BOOTP_GATEWAY
283#define CONFIG_BOOTP_HOSTNAME
284
2694690e
JL
285/*
286 * Command line configuration.
287 */
2694690e
JL
288#define CONFIG_CMD_DATE
289#define CONFIG_CMD_DTT
290#define CONFIG_CMD_EEPROM
2694690e 291#define CONFIG_CMD_JFFS2
4681e673 292#define CONFIG_CMD_REGINFO
e6f2e902
MB
293
294#if defined(CONFIG_PCI)
2694690e 295 #define CONFIG_CMD_PCI
e6f2e902
MB
296#endif
297
e6f2e902
MB
298/*
299 * Miscellaneous configurable options
300 */
df939e16
JH
301#define CONFIG_SYS_LONGHELP /* undef to save memory */
302#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
e6f2e902 303
df939e16
JH
304#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
305#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
a059e90e 306
2694690e 307#if defined(CONFIG_CMD_KGDB)
df939e16 308 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e6f2e902 309#else
df939e16 310 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e6f2e902
MB
311#endif
312
df939e16
JH
313 /* Print Buffer Size */
314#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
315#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
316 /* Boot Argument Buffer Size */
317#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
e6f2e902 318
df939e16 319#undef CONFIG_WATCHDOG /* watchdog disabled */
e6f2e902
MB
320
321/*
322 * For booting Linux, the board info and command line data
9f530d59 323 * have to be in the first 256 MB of memory, since this is
e6f2e902
MB
324 * the maximum mapped by the Linux kernel during initialization.
325 */
df939e16
JH
326 /* Initial Memory map for Linux */
327#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
e6f2e902 328
6d0f6bcf 329#define CONFIG_SYS_HRCW_LOW (\
e6f2e902
MB
330 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
331 HRCWL_DDR_TO_SCB_CLK_1X1 |\
332 HRCWL_CSB_TO_CLKIN_4X1 |\
333 HRCWL_VCO_1X2 |\
334 HRCWL_CORE_TO_CSB_2X1)
335
336#if defined(PCI_64BIT)
6d0f6bcf 337#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
338 HRCWH_PCI_HOST |\
339 HRCWH_64_BIT_PCI |\
340 HRCWH_PCI1_ARBITER_ENABLE |\
341 HRCWH_PCI2_ARBITER_DISABLE |\
342 HRCWH_CORE_ENABLE |\
343 HRCWH_FROM_0X00000100 |\
344 HRCWH_BOOTSEQ_DISABLE |\
345 HRCWH_SW_WATCHDOG_DISABLE |\
346 HRCWH_ROM_LOC_LOCAL_16BIT |\
347 HRCWH_TSEC1M_IN_GMII |\
df939e16 348 HRCWH_TSEC2M_IN_GMII)
e6f2e902 349#else
6d0f6bcf 350#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
351 HRCWH_PCI_HOST |\
352 HRCWH_32_BIT_PCI |\
353 HRCWH_PCI1_ARBITER_ENABLE |\
6902df56 354 HRCWH_PCI2_ARBITER_DISABLE |\
e6f2e902
MB
355 HRCWH_CORE_ENABLE |\
356 HRCWH_FROM_0X00000100 |\
357 HRCWH_BOOTSEQ_DISABLE |\
358 HRCWH_SW_WATCHDOG_DISABLE |\
359 HRCWH_ROM_LOC_LOCAL_16BIT |\
360 HRCWH_TSEC1M_IN_GMII |\
df939e16 361 HRCWH_TSEC2M_IN_GMII)
e6f2e902
MB
362#endif
363
9260a561 364/* System IO Config */
3c9b1ee1 365#define CONFIG_SYS_SICRH 0
6d0f6bcf 366#define CONFIG_SYS_SICRL SICRL_LDP_A
9260a561 367
e6f2e902 368/* i-cache and d-cache disabled */
6d0f6bcf 369#define CONFIG_SYS_HID0_INIT 0x000000000
1a2e203b
KP
370#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
371 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 372#define CONFIG_SYS_HID2 HID2_HBE
e6f2e902 373
31d82672
BB
374#define CONFIG_HIGH_BATS 1 /* High BATs supported */
375
2688e2f9 376/* DDR 0 - 512M */
df939e16 377#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
72cd4087 378 | BATL_PP_RW \
df939e16
JH
379 | BATL_MEMCOHERENCE)
380#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
381 | BATU_BL_256M \
382 | BATU_VS \
383 | BATU_VP)
384#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
72cd4087 385 | BATL_PP_RW \
df939e16
JH
386 | BATL_MEMCOHERENCE)
387#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
388 | BATU_BL_256M \
389 | BATU_VS \
390 | BATU_VP)
2688e2f9
KG
391
392/* stack in DCACHE @ 512M (no backing mem) */
df939e16 393#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
72cd4087 394 | BATL_PP_RW \
df939e16
JH
395 | BATL_MEMCOHERENCE)
396#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
397 | BATU_BL_128K \
398 | BATU_VS \
399 | BATU_VP)
2688e2f9
KG
400
401/* PCI */
6fe16a87 402#ifdef CONFIG_PCI
842033e6 403#define CONFIG_PCI_INDIRECT_BRIDGE
df939e16 404#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
72cd4087 405 | BATL_PP_RW \
df939e16
JH
406 | BATL_MEMCOHERENCE)
407#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
408 | BATU_BL_256M \
409 | BATU_VS \
410 | BATU_VP)
411#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 412 | BATL_PP_RW \
df939e16
JH
413 | BATL_MEMCOHERENCE \
414 | BATL_GUARDEDSTORAGE)
415#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
416 | BATU_BL_256M \
417 | BATU_VS \
418 | BATU_VP)
419#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
72cd4087 420 | BATL_PP_RW \
df939e16
JH
421 | BATL_CACHEINHIBIT \
422 | BATL_GUARDEDSTORAGE)
423#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
424 | BATU_BL_16M \
425 | BATU_VS \
426 | BATU_VP)
6fe16a87 427#else
6d0f6bcf
JCPV
428#define CONFIG_SYS_IBAT3L (0)
429#define CONFIG_SYS_IBAT3U (0)
430#define CONFIG_SYS_IBAT4L (0)
431#define CONFIG_SYS_IBAT4U (0)
432#define CONFIG_SYS_IBAT5L (0)
433#define CONFIG_SYS_IBAT5U (0)
6fe16a87 434#endif
2688e2f9
KG
435
436/* IMMRBAR */
df939e16 437#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
72cd4087 438 | BATL_PP_RW \
df939e16
JH
439 | BATL_CACHEINHIBIT \
440 | BATL_GUARDEDSTORAGE)
441#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
442 | BATU_BL_1M \
443 | BATU_VS \
444 | BATU_VP)
2688e2f9
KG
445
446/* FLASH */
df939e16 447#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
72cd4087 448 | BATL_PP_RW \
df939e16
JH
449 | BATL_CACHEINHIBIT \
450 | BATL_GUARDEDSTORAGE)
451#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
452 | BATU_BL_256M \
453 | BATU_VS \
454 | BATU_VP)
6d0f6bcf
JCPV
455
456#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
457#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
458#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
459#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
460#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
461#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
462#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
463#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
464#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
465#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
466#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
467#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
468#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
469#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
470#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
471#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
2688e2f9 472
2694690e 473#if defined(CONFIG_CMD_KGDB)
e6f2e902 474#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
e6f2e902
MB
475#endif
476
477/*
478 * Environment Configuration
479 */
480
df939e16
JH
481 /* default location for tftp and bootm */
482#define CONFIG_LOADADDR 400000
e6f2e902 483
df939e16 484#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
e6f2e902
MB
485
486#define CONFIG_BAUDRATE 115200
487
488#define CONFIG_PREBOOT "echo;" \
32bf3d14 489 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
e6f2e902
MB
490 "echo"
491
492#undef CONFIG_BOOTARGS
493
494#define CONFIG_EXTRA_ENV_SETTINGS \
495 "netdev=eth0\0" \
b931b3a9 496 "hostname=tqm834x\0" \
e6f2e902 497 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 498 "nfsroot=${serverip}:${rootpath}\0" \
e6f2e902 499 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
500 "addip=setenv bootargs ${bootargs} " \
501 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
502 ":${hostname}:${netdev}:off panic=1\0" \
df939e16 503 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
4681e673 504 "flash_nfs_old=run nfsargs addip addcons;" \
fe126d8b 505 "bootm ${kernel_addr}\0" \
4681e673
WD
506 "flash_nfs=run nfsargs addip addcons;" \
507 "bootm ${kernel_addr} - ${fdt_addr}\0" \
508 "flash_self_old=run ramargs addip addcons;" \
fe126d8b 509 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
4681e673
WD
510 "flash_self=run ramargs addip addcons;" \
511 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
512 "net_nfs_old=tftp 400000 ${bootfile};" \
513 "run nfsargs addip addcons;bootm\0" \
514 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
515 "tftp ${fdt_addr_r} ${fdt_file}; " \
516 "run nfsargs addip addcons; " \
517 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
e6f2e902 518 "rootpath=/opt/eldk/ppc_6xx\0" \
4681e673
WD
519 "bootfile=tqm834x/uImage\0" \
520 "fdtfile=tqm834x/tqm834x.dtb\0" \
521 "kernel_addr_r=400000\0" \
522 "fdt_addr_r=600000\0" \
523 "ramdisk_addr_r=800000\0" \
524 "kernel_addr=800C0000\0" \
525 "fdt_addr=800A0000\0" \
526 "ramdisk_addr=80300000\0" \
527 "u-boot=tqm834x/u-boot.bin\0" \
528 "load=tftp 200000 ${u-boot}\0" \
529 "update=protect off 80000000 +${filesize};" \
530 "era 80000000 +${filesize};" \
531 "cp.b 200000 80000000 ${filesize}\0" \
d8ab58b2 532 "upd=run load update\0" \
e6f2e902
MB
533 ""
534
535#define CONFIG_BOOTCOMMAND "run flash_self"
536
537/*
538 * JFFS2 partitions
539 */
540/* mtdparts command line support */
68d7d651 541#define CONFIG_CMD_MTDPARTS
942556a9
SR
542#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
543#define CONFIG_FLASH_CFI_MTD
e6f2e902
MB
544#define MTDIDS_DEFAULT "nor0=TQM834x-0"
545
546/* default mtd partition table */
df939e16
JH
547#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
548 "1m(kernel),2m(initrd)," \
549 "-(user);" \
e6f2e902
MB
550
551#endif /* __CONFIG_H */