]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM850M.h
board/svm_sc8xx/flash.c: Fix GCC 4.6 build warning
[people/ms/u-boot.git] / include / configs / TQM850M.h
CommitLineData
f12e568c 1/*
29f8f58f 2 * (C) Copyright 2000-2008
f12e568c
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
37#define CONFIG_TQM850M 1 /* ...on a TQM8xxM module */
38
2ae18241
WD
39#define CONFIG_SYS_TEXT_BASE 0x40000000
40
f12e568c 41#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
42#define CONFIG_SYS_SMC_RXBUFLEN 128
43#define CONFIG_SYS_MAXIDLE 10
f12e568c 44#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f12e568c 45
ae3af05e 46#define CONFIG_BOOTCOUNT_LIMIT
f12e568c
WD
47
48#define CONFIG_BOARD_TYPES 1 /* support board types */
49
32bf3d14 50#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f12e568c
WD
51
52#undef CONFIG_BOOTARGS
53
54#define CONFIG_EXTRA_ENV_SETTINGS \
55 "netdev=eth0\0" \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 57 "nfsroot=${serverip}:${rootpath}\0" \
f12e568c 58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off panic=1\0" \
f12e568c 62 "flash_nfs=run nfsargs addip;" \
fe126d8b 63 "bootm ${kernel_addr}\0" \
f12e568c 64 "flash_self=run ramargs addip;" \
fe126d8b
WD
65 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
f12e568c 67 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
68 "hostname=TQM850M\0" \
69 "bootfile=TQM850M/uImage\0" \
eb6da805
WD
70 "fdt_addr=40080000\0" \
71 "kernel_addr=400A0000\0" \
72 "ramdisk_addr=40280000\0" \
29f8f58f
WD
73 "u-boot=TQM850M/u-image.bin\0" \
74 "load=tftp 200000 ${u-boot}\0" \
75 "update=prot off 40000000 +${filesize};" \
76 "era 40000000 +${filesize};" \
77 "cp.b 200000 40000000 ${filesize};" \
78 "sete filesize;save\0" \
f12e568c
WD
79 ""
80#define CONFIG_BOOTCOMMAND "run flash_self"
81
82#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 83#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f12e568c
WD
84
85#undef CONFIG_WATCHDOG /* watchdog disabled */
86
87#define CONFIG_STATUS_LED 1 /* Status LED enabled */
88
89#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
90
37d4bb70
JL
91/*
92 * BOOTP options
93 */
94#define CONFIG_BOOTP_SUBNETMASK
95#define CONFIG_BOOTP_GATEWAY
96#define CONFIG_BOOTP_HOSTNAME
97#define CONFIG_BOOTP_BOOTPATH
98#define CONFIG_BOOTP_BOOTFILESIZE
99
f12e568c
WD
100
101#define CONFIG_MAC_PARTITION
102#define CONFIG_DOS_PARTITION
103
104#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
105
2694690e
JL
106/*
107 * Command line configuration.
108 */
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_ASKENV
112#define CONFIG_CMD_DATE
113#define CONFIG_CMD_DHCP
29f8f58f 114#define CONFIG_CMD_ELF
9a63b7f4 115#define CONFIG_CMD_EXT2
2694690e 116#define CONFIG_CMD_IDE
29f8f58f 117#define CONFIG_CMD_JFFS2
2694690e
JL
118#define CONFIG_CMD_NFS
119#define CONFIG_CMD_SNTP
f12e568c 120
f12e568c 121
29f8f58f
WD
122#define CONFIG_NETCONSOLE
123
124
f12e568c
WD
125/*
126 * Miscellaneous configurable options
127 */
6d0f6bcf
JCPV
128#define CONFIG_SYS_LONGHELP /* undef to save memory */
129#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
f12e568c 130
2751a95a 131#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
132#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
133#ifdef CONFIG_SYS_HUSH_PARSER
134#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
f12e568c
WD
135#endif
136
2694690e 137#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 138#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f12e568c 139#else
6d0f6bcf 140#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f12e568c 141#endif
6d0f6bcf
JCPV
142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f12e568c 145
6d0f6bcf
JCPV
146#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
147#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f12e568c 148
6d0f6bcf 149#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f12e568c 150
6d0f6bcf 151#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
f12e568c 152
6d0f6bcf 153#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
f12e568c
WD
154
155/*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160/*-----------------------------------------------------------------------
161 * Internal Memory Mapped Register
162 */
6d0f6bcf 163#define CONFIG_SYS_IMMR 0xFFF00000
f12e568c
WD
164
165/*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
6d0f6bcf 168#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 169#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
25ddd1fb 170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f12e568c
WD
172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
6d0f6bcf 176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f12e568c 177 */
6d0f6bcf
JCPV
178#define CONFIG_SYS_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_FLASH_BASE 0x40000000
180#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
182#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f12e568c
WD
183
184/*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
188 */
6d0f6bcf 189#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f12e568c
WD
190
191/*-----------------------------------------------------------------------
192 * FLASH organization
193 */
f12e568c 194
e318d9e9 195/* use CFI flash driver */
6d0f6bcf 196#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 197#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
198#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
199#define CONFIG_SYS_FLASH_EMPTY_INFO
200#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
201#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
202#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
f12e568c 203
5a1aceb0 204#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
205#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
206#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
207#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
f12e568c
WD
208
209/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
210#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
211#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f12e568c 212
6d0f6bcf 213#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 214
7c803be2
WD
215#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
216
29f8f58f
WD
217/*-----------------------------------------------------------------------
218 * Dynamic MTD partition support
219 */
68d7d651 220#define CONFIG_CMD_MTDPARTS
942556a9
SR
221#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
222#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
223#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
224
225#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
226 "128k(dtb)," \
227 "1920k(kernel)," \
228 "5632(rootfs)," \
cd82919e 229 "4m(data)"
29f8f58f 230
f12e568c
WD
231/*-----------------------------------------------------------------------
232 * Hardware Information Block
233 */
6d0f6bcf
JCPV
234#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
235#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
236#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f12e568c
WD
237
238/*-----------------------------------------------------------------------
239 * Cache Configuration
240 */
6d0f6bcf 241#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 242#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 243#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f12e568c
WD
244#endif
245
246/*-----------------------------------------------------------------------
247 * SYPCR - System Protection Control 11-9
248 * SYPCR can only be written once after reset!
249 *-----------------------------------------------------------------------
250 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
251 */
252#if defined(CONFIG_WATCHDOG)
6d0f6bcf 253#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f12e568c
WD
254 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
255#else
6d0f6bcf 256#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f12e568c
WD
257#endif
258
259/*-----------------------------------------------------------------------
260 * SIUMCR - SIU Module Configuration 11-6
261 *-----------------------------------------------------------------------
262 * PCMCIA config., multi-function pin tri-state
263 */
264#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 265#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c 266#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 267#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c
WD
268#endif /* CONFIG_CAN_DRIVER */
269
270/*-----------------------------------------------------------------------
271 * TBSCR - Time Base Status and Control 11-26
272 *-----------------------------------------------------------------------
273 * Clear Reference Interrupt Status, Timebase freezing enabled
274 */
6d0f6bcf 275#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f12e568c
WD
276
277/*-----------------------------------------------------------------------
278 * RTCSC - Real-Time Clock Status and Control Register 11-27
279 *-----------------------------------------------------------------------
280 */
6d0f6bcf 281#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f12e568c
WD
282
283/*-----------------------------------------------------------------------
284 * PISCR - Periodic Interrupt Status and Control 11-31
285 *-----------------------------------------------------------------------
286 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
287 */
6d0f6bcf 288#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f12e568c
WD
289
290/*-----------------------------------------------------------------------
291 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
292 *-----------------------------------------------------------------------
293 * Reset PLL lock status sticky bit, timer expired status bit and timer
294 * interrupt status bit
f12e568c 295 */
6d0f6bcf 296#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f12e568c
WD
297
298/*-----------------------------------------------------------------------
299 * SCCR - System Clock and reset Control Register 15-27
300 *-----------------------------------------------------------------------
301 * Set clock output, timebase and RTC source and divider,
302 * power management and some other internal clocks
303 */
304#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 305#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f12e568c
WD
306 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
307 SCCR_DFALCD00)
f12e568c
WD
308
309/*-----------------------------------------------------------------------
310 * PCMCIA stuff
311 *-----------------------------------------------------------------------
312 *
313 */
6d0f6bcf
JCPV
314#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
315#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
316#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
317#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
318#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
319#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
320#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
321#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f12e568c
WD
322
323/*-----------------------------------------------------------------------
324 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
325 *-----------------------------------------------------------------------
326 */
327
328#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
329
330#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
331#undef CONFIG_IDE_LED /* LED for ide not supported */
332#undef CONFIG_IDE_RESET /* reset for ide not supported */
333
6d0f6bcf
JCPV
334#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
335#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f12e568c 336
6d0f6bcf 337#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f12e568c 338
6d0f6bcf 339#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f12e568c
WD
340
341/* Offset for data I/O */
6d0f6bcf 342#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
343
344/* Offset for normal register accesses */
6d0f6bcf 345#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
346
347/* Offset for alternate registers */
6d0f6bcf 348#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f12e568c
WD
349
350/*-----------------------------------------------------------------------
351 *
352 *-----------------------------------------------------------------------
353 *
354 */
6d0f6bcf 355#define CONFIG_SYS_DER 0
f12e568c
WD
356
357/*
358 * Init Memory Controller:
359 *
360 * BR0/1 and OR0/1 (FLASH)
361 */
362
363#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
364#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
365
366/* used to re-map FLASH both when starting from SRAM or FLASH:
367 * restrict access enough to keep SRAM working (if any)
368 * but not too much to meddle with FLASH accesses
369 */
6d0f6bcf
JCPV
370#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
371#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f12e568c
WD
372
373/*
374 * FLASH timing:
375 */
6d0f6bcf 376#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f12e568c 377 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f12e568c 378
6d0f6bcf
JCPV
379#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
380#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
381#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f12e568c 382
6d0f6bcf
JCPV
383#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
384#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
385#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f12e568c
WD
386
387/*
388 * BR2/3 and OR2/3 (SDRAM)
389 *
390 */
391#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
392#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
393#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
394
395/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 396#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f12e568c 397
6d0f6bcf
JCPV
398#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
399#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c
WD
400
401#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
402#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
403#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c 404#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
405#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
406#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
407#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
408#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f12e568c
WD
409 BR_PS_8 | BR_MS_UPMB | BR_V )
410#endif /* CONFIG_CAN_DRIVER */
411
412/*
413 * Memory Periodic Timer Prescaler
414 *
415 * The Divider for PTA (refresh timer) configuration is based on an
416 * example SDRAM configuration (64 MBit, one bank). The adjustment to
417 * the number of chip selects (NCS) and the actually needed refresh
418 * rate is done by setting MPTPR.
419 *
420 * PTA is calculated from
421 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
422 *
423 * gclk CPU clock (not bus clock!)
424 * Trefresh Refresh cycle * 4 (four word bursts used)
425 *
426 * 4096 Rows from SDRAM example configuration
427 * 1000 factor s -> ms
428 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
429 * 4 Number of refresh cycles per period
430 * 64 Refresh cycle in ms per number of rows
431 * --------------------------------------------
432 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
433 *
434 * 50 MHz => 50.000.000 / Divider = 98
435 * 66 Mhz => 66.000.000 / Divider = 129
436 * 80 Mhz => 80.000.000 / Divider = 156
437 */
e9132ea9 438
6d0f6bcf
JCPV
439#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
440#define CONFIG_SYS_MAMR_PTA 98
f12e568c
WD
441
442/*
443 * For 16 MBit, refresh rates could be 31.3 us
444 * (= 64 ms / 2K = 125 / quad bursts).
445 * For a simpler initialization, 15.6 us is used instead.
446 *
6d0f6bcf
JCPV
447 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
448 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f12e568c 449 */
6d0f6bcf
JCPV
450#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
451#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f12e568c
WD
452
453/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
454#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
455#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f12e568c
WD
456
457/*
458 * MAMR settings for SDRAM
459 */
460
461/* 8 column SDRAM */
6d0f6bcf 462#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
463 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
464 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
465/* 9 column SDRAM */
6d0f6bcf 466#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
467 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
468 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
469
7026ead0
HS
470/* pass open firmware flat tree */
471#define CONFIG_OF_LIBFDT 1
472#define CONFIG_OF_BOARD_SETUP 1
473#define CONFIG_HWCONFIG 1
474
f12e568c 475#endif /* __CONFIG_H */