]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM855L.h
74xx/7xx/86xx: Rename flush_data_cache to flush_dcache to match 85xx version
[people/ms/u-boot.git] / include / configs / TQM855L.h
CommitLineData
f4675560 1/*
29f8f58f 2 * (C) Copyright 2000-2008
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
37#define CONFIG_TQM855L 1 /* ...on a TQM8xxL module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
6aff3115 42
f4675560 43#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
6aff3115 44
ae3af05e 45#define CONFIG_BOOTCOUNT_LIMIT
f4675560 46
ae3af05e 47#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f4675560
WD
48
49#define CONFIG_BOARD_TYPES 1 /* support board types */
50
6aff3115 51#define CONFIG_PREBOOT "echo;" \
32bf3d14 52 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
6aff3115 53 "echo"
f4675560
WD
54
55#undef CONFIG_BOOTARGS
6aff3115
WD
56
57#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 58 "netdev=eth0\0" \
6aff3115 59 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 60 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 61 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
62 "addip=setenv bootargs ${bootargs} " \
63 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
64 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 65 "flash_nfs=run nfsargs addip;" \
fe126d8b 66 "bootm ${kernel_addr}\0" \
6aff3115 67 "flash_self=run ramargs addip;" \
fe126d8b
WD
68 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 70 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
71 "hostname=TQM855L\0" \
72 "bootfile=TQM855L/uImage\0" \
eb6da805
WD
73 "fdt_addr=40040000\0" \
74 "kernel_addr=40060000\0" \
75 "ramdisk_addr=40200000\0" \
29f8f58f
WD
76 "u-boot=TQM855L/u-image.bin\0" \
77 "load=tftp 200000 ${u-boot}\0" \
78 "update=prot off 40000000 +${filesize};" \
79 "era 40000000 +${filesize};" \
80 "cp.b 200000 40000000 ${filesize};" \
81 "sete filesize;save\0" \
6aff3115
WD
82 ""
83#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
84
85#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
86#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
87
88#undef CONFIG_WATCHDOG /* watchdog disabled */
89
90#define CONFIG_STATUS_LED 1 /* Status LED enabled */
91
92#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
93
37d4bb70
JL
94/*
95 * BOOTP options
96 */
97#define CONFIG_BOOTP_SUBNETMASK
98#define CONFIG_BOOTP_GATEWAY
99#define CONFIG_BOOTP_HOSTNAME
100#define CONFIG_BOOTP_BOOTPATH
101#define CONFIG_BOOTP_BOOTFILESIZE
102
f4675560
WD
103
104#define CONFIG_MAC_PARTITION
105#define CONFIG_DOS_PARTITION
106
107#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
108
f4675560 109
2694690e
JL
110/*
111 * Command line configuration.
112 */
113#include <config_cmd_default.h>
114
115#define CONFIG_CMD_ASKENV
116#define CONFIG_CMD_DATE
117#define CONFIG_CMD_DHCP
29f8f58f 118#define CONFIG_CMD_ELF
2694690e 119#define CONFIG_CMD_IDE
29f8f58f 120#define CONFIG_CMD_JFFS2
2694690e
JL
121#define CONFIG_CMD_NFS
122#define CONFIG_CMD_SNTP
123
f4675560 124
29f8f58f
WD
125#define CONFIG_NETCONSOLE
126
127
f4675560
WD
128/*
129 * Miscellaneous configurable options
130 */
131#define CFG_LONGHELP /* undef to save memory */
6aff3115
WD
132#define CFG_PROMPT "=> " /* Monitor Command Prompt */
133
2751a95a
WD
134#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
135#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
6aff3115
WD
136#ifdef CFG_HUSH_PARSER
137#define CFG_PROMPT_HUSH_PS2 "> "
138#endif
139
2694690e 140#if defined(CONFIG_CMD_KGDB)
6aff3115 141#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 142#else
6aff3115 143#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
f4675560
WD
144#endif
145#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
6aff3115 146#define CFG_MAXARGS 16 /* max number of command args */
f4675560
WD
147#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
148
149#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
150#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
151
152#define CFG_LOAD_ADDR 0x100000 /* default load address */
153
6aff3115 154#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
f4675560
WD
155
156#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
157
158/*
159 * Low Level Configuration Settings
160 * (address mappings, register initial values, etc.)
161 * You should know what you are doing if you make changes here.
162 */
163/*-----------------------------------------------------------------------
164 * Internal Memory Mapped Register
165 */
166#define CFG_IMMR 0xFFF00000
167
168/*-----------------------------------------------------------------------
169 * Definitions for initial stack pointer and data area (in DPRAM)
170 */
171#define CFG_INIT_RAM_ADDR CFG_IMMR
172#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
173#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
174#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
175#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
176
177/*-----------------------------------------------------------------------
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
180 * Please note that CFG_SDRAM_BASE _must_ start at 0
181 */
182#define CFG_SDRAM_BASE 0x00000000
183#define CFG_FLASH_BASE 0x40000000
184#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
185#define CFG_MONITOR_BASE CFG_FLASH_BASE
186#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
187
188/*
189 * For booting Linux, the board info and command line data
190 * have to be in the first 8 MB of memory, since this is
191 * the maximum mapped by the Linux kernel during initialization.
192 */
193#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
194
195/*-----------------------------------------------------------------------
196 * FLASH organization
197 */
f4675560 198
e318d9e9
MK
199/* use CFI flash driver */
200#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 201#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
3b8d17f0 202#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE+flash_info[0].size }
e318d9e9
MK
203#define CFG_FLASH_EMPTY_INFO
204#define CFG_FLASH_USE_BUFFER_WRITE 1
205#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
206#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560 207
5a1aceb0 208#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
209#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
210#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
f4675560
WD
211
212/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
213#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
214#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f4675560 215
67c31036
WD
216#define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
217
7c803be2
WD
218#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
219
29f8f58f
WD
220/*-----------------------------------------------------------------------
221 * Dynamic MTD partition support
222 */
223#define CONFIG_JFFS2_CMDLINE
224#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
225
226#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
227 "128k(dtb)," \
228 "1664k(kernel)," \
229 "2m(rootfs)," \
cd82919e 230 "4m(data)"
29f8f58f 231
f4675560
WD
232/*-----------------------------------------------------------------------
233 * Hardware Information Block
234 */
235#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
236#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
237#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
238
239/*-----------------------------------------------------------------------
240 * Cache Configuration
241 */
242#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 243#if defined(CONFIG_CMD_KGDB)
f4675560
WD
244#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
245#endif
246
247/*-----------------------------------------------------------------------
248 * SYPCR - System Protection Control 11-9
249 * SYPCR can only be written once after reset!
250 *-----------------------------------------------------------------------
251 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
252 */
253#if defined(CONFIG_WATCHDOG)
254#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
255 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
256#else
257#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
258#endif
259
260/*-----------------------------------------------------------------------
261 * SIUMCR - SIU Module Configuration 11-6
262 *-----------------------------------------------------------------------
263 * PCMCIA config., multi-function pin tri-state
264 */
265#ifndef CONFIG_CAN_DRIVER
266#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
267#else /* we must activate GPL5 in the SIUMCR for CAN */
268#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
269#endif /* CONFIG_CAN_DRIVER */
270
271/*-----------------------------------------------------------------------
272 * TBSCR - Time Base Status and Control 11-26
273 *-----------------------------------------------------------------------
274 * Clear Reference Interrupt Status, Timebase freezing enabled
275 */
276#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
277
278/*-----------------------------------------------------------------------
279 * RTCSC - Real-Time Clock Status and Control Register 11-27
280 *-----------------------------------------------------------------------
281 */
282#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
283
284/*-----------------------------------------------------------------------
285 * PISCR - Periodic Interrupt Status and Control 11-31
286 *-----------------------------------------------------------------------
287 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
288 */
289#define CFG_PISCR (PISCR_PS | PISCR_PITF)
290
291/*-----------------------------------------------------------------------
292 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
293 *-----------------------------------------------------------------------
294 * Reset PLL lock status sticky bit, timer expired status bit and timer
295 * interrupt status bit
f4675560 296 */
f4675560 297#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
298
299/*-----------------------------------------------------------------------
300 * SCCR - System Clock and reset Control Register 15-27
301 *-----------------------------------------------------------------------
302 * Set clock output, timebase and RTC source and divider,
303 * power management and some other internal clocks
304 */
305#define SCCR_MASK SCCR_EBDF11
e9132ea9 306#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
307 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
308 SCCR_DFALCD00)
f4675560
WD
309
310/*-----------------------------------------------------------------------
311 * PCMCIA stuff
312 *-----------------------------------------------------------------------
313 *
314 */
315#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
316#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
317#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
318#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
319#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
320#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
321#define CFG_PCMCIA_IO_ADDR (0xEC000000)
322#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
323
324/*-----------------------------------------------------------------------
325 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
326 *-----------------------------------------------------------------------
327 */
328
329#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
330
331#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
332#undef CONFIG_IDE_LED /* LED for ide not supported */
333#undef CONFIG_IDE_RESET /* reset for ide not supported */
334
335#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
336#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
337
338#define CFG_ATA_IDE0_OFFSET 0x0000
339
340#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
341
342/* Offset for data I/O */
343#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
344
345/* Offset for normal register accesses */
346#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
347
348/* Offset for alternate registers */
349#define CFG_ATA_ALT_OFFSET 0x0100
350
f4675560
WD
351/*-----------------------------------------------------------------------
352 *
353 *-----------------------------------------------------------------------
354 *
355 */
f4675560
WD
356#define CFG_DER 0
357
358/*
359 * Init Memory Controller:
360 *
361 * BR0/1 and OR0/1 (FLASH)
362 */
363
364#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
365#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
366
367/* used to re-map FLASH both when starting from SRAM or FLASH:
368 * restrict access enough to keep SRAM working (if any)
369 * but not too much to meddle with FLASH accesses
370 */
371#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
372#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
373
374/*
375 * FLASH timing:
376 */
f4675560
WD
377#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
378 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560
WD
379
380#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
381#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
382#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
383
384#define CFG_OR1_REMAP CFG_OR0_REMAP
385#define CFG_OR1_PRELIM CFG_OR0_PRELIM
386#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
387
388/*
389 * BR2/3 and OR2/3 (SDRAM)
390 *
391 */
392#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
393#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
394#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
395
396/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
397#define CFG_OR_TIMING_SDRAM 0x00000A00
398
399#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
400#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
401
402#ifndef CONFIG_CAN_DRIVER
403#define CFG_OR3_PRELIM CFG_OR2_PRELIM
404#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
405#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
406#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
407#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
408#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
409#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
410 BR_PS_8 | BR_MS_UPMB | BR_V )
411#endif /* CONFIG_CAN_DRIVER */
412
413/*
414 * Memory Periodic Timer Prescaler
415 *
416 * The Divider for PTA (refresh timer) configuration is based on an
417 * example SDRAM configuration (64 MBit, one bank). The adjustment to
418 * the number of chip selects (NCS) and the actually needed refresh
419 * rate is done by setting MPTPR.
420 *
421 * PTA is calculated from
422 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
423 *
424 * gclk CPU clock (not bus clock!)
425 * Trefresh Refresh cycle * 4 (four word bursts used)
426 *
427 * 4096 Rows from SDRAM example configuration
428 * 1000 factor s -> ms
429 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
430 * 4 Number of refresh cycles per period
431 * 64 Refresh cycle in ms per number of rows
432 * --------------------------------------------
433 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
434 *
435 * 50 MHz => 50.000.000 / Divider = 98
436 * 66 Mhz => 66.000.000 / Divider = 129
437 * 80 Mhz => 80.000.000 / Divider = 156
438 */
e9132ea9
WD
439
440#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
441#define CFG_MAMR_PTA 98
f4675560
WD
442
443/*
444 * For 16 MBit, refresh rates could be 31.3 us
445 * (= 64 ms / 2K = 125 / quad bursts).
446 * For a simpler initialization, 15.6 us is used instead.
447 *
448 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
449 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
450 */
451#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
452#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
453
454/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
455#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
456#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
457
458/*
459 * MAMR settings for SDRAM
460 */
461
462/* 8 column SDRAM */
463#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
464 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
465 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
466/* 9 column SDRAM */
467#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
468 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
469 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
470
471
472/*
473 * Internal Definitions
474 *
475 * Boot Flags
476 */
477#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
478#define BOOTFLAG_WARM 0x02 /* Software reboot */
479
480#define CONFIG_SCC1_ENET
6aff3115
WD
481#define CONFIG_FEC_ENET
482#define CONFIG_ETHPRIME "SCC ETHERNET"
f4675560
WD
483
484#endif /* __CONFIG_H */