]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM860M.h
TQM8xx: add device tree support for TQM8xx based boards.
[people/ms/u-boot.git] / include / configs / TQM860M.h
CommitLineData
f12e568c 1/*
7c803be2 2 * (C) Copyright 2000-2008
f12e568c
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1 /* This is a MPC860 CPU */
37#define CONFIG_TQM860M 1 /* ...on a TQM8xxM module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
40#define CONFIG_SYS_SMC_RXBUFLEN 128
41#define CONFIG_SYS_MAXIDLE 10
f12e568c
WD
42#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
43
ae3af05e 44#define CONFIG_BOOTCOUNT_LIMIT
f12e568c 45
ae3af05e 46#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f12e568c
WD
47
48#define CONFIG_BOARD_TYPES 1 /* support board types */
49
50#define CONFIG_PREBOOT "echo;" \
32bf3d14 51 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
f12e568c
WD
52 "echo"
53
54#undef CONFIG_BOOTARGS
55
56#define CONFIG_EXTRA_ENV_SETTINGS \
57 "netdev=eth0\0" \
58 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 59 "nfsroot=${serverip}:${rootpath}\0" \
f12e568c 60 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
61 "addip=setenv bootargs ${bootargs} " \
62 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
63 ":${hostname}:${netdev}:off panic=1\0" \
f12e568c 64 "flash_nfs=run nfsargs addip;" \
fe126d8b 65 "bootm ${kernel_addr}\0" \
f12e568c 66 "flash_self=run ramargs addip;" \
fe126d8b
WD
67 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
68 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
f12e568c 69 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
70 "hostname=TQM860M\0" \
71 "bootfile=TQM860M/uImage\0" \
da3aad55
MK
72 "fdt_addr=400C0000\0" \
73 "kernel_addr=40100000\0" \
eb6da805 74 "ramdisk_addr=40280000\0" \
29f8f58f 75 "u-boot=TQM860M/u-image.bin\0" \
da3aad55 76 "load=tftp 200000 ${u-boot}\0" \
29f8f58f
WD
77 "update=prot off 40000000 +${filesize};" \
78 "era 40000000 +${filesize};" \
da3aad55 79 "cp.b 200000 40000000 ${filesize};" \
29f8f58f 80 "sete filesize;save\0" \
f12e568c
WD
81 ""
82#define CONFIG_BOOTCOMMAND "run flash_self"
83
84#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 85#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f12e568c
WD
86
87#undef CONFIG_WATCHDOG /* watchdog disabled */
88
89#define CONFIG_STATUS_LED 1 /* Status LED enabled */
90
91#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
92
37d4bb70
JL
93/*
94 * BOOTP options
95 */
96#define CONFIG_BOOTP_SUBNETMASK
97#define CONFIG_BOOTP_GATEWAY
98#define CONFIG_BOOTP_HOSTNAME
99#define CONFIG_BOOTP_BOOTPATH
100#define CONFIG_BOOTP_BOOTFILESIZE
101
f12e568c
WD
102
103#define CONFIG_MAC_PARTITION
104#define CONFIG_DOS_PARTITION
105
106#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
107
2694690e
JL
108
109/*
110 * Command line configuration.
111 */
112#include <config_cmd_default.h>
113
114#define CONFIG_CMD_ASKENV
115#define CONFIG_CMD_DATE
116#define CONFIG_CMD_DHCP
117#define CONFIG_CMD_ELF
9a63b7f4 118#define CONFIG_CMD_EXT2
2694690e 119#define CONFIG_CMD_IDE
29f8f58f 120#define CONFIG_CMD_JFFS2
2694690e
JL
121#define CONFIG_CMD_NFS
122#define CONFIG_CMD_SNTP
123
f12e568c 124
29f8f58f
WD
125#define CONFIG_NETCONSOLE
126
127
f12e568c
WD
128/*
129 * Miscellaneous configurable options
130 */
6d0f6bcf
JCPV
131#define CONFIG_SYS_LONGHELP /* undef to save memory */
132#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
f12e568c 133
2751a95a 134#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
135#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
136#ifdef CONFIG_SYS_HUSH_PARSER
137#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
f12e568c
WD
138#endif
139
2694690e 140#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 141#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f12e568c 142#else
6d0f6bcf 143#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f12e568c 144#endif
6d0f6bcf
JCPV
145#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
146#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
147#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f12e568c 148
6d0f6bcf
JCPV
149#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
150#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f12e568c 151
6d0f6bcf 152#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f12e568c 153
6d0f6bcf 154#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
f12e568c 155
6d0f6bcf 156#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
f12e568c
WD
157
158/*
159 * Low Level Configuration Settings
160 * (address mappings, register initial values, etc.)
161 * You should know what you are doing if you make changes here.
162 */
163/*-----------------------------------------------------------------------
164 * Internal Memory Mapped Register
165 */
6d0f6bcf 166#define CONFIG_SYS_IMMR 0xFFF00000
f12e568c
WD
167
168/*-----------------------------------------------------------------------
169 * Definitions for initial stack pointer and data area (in DPRAM)
170 */
6d0f6bcf
JCPV
171#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
172#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
173#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
174#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
175#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f12e568c
WD
176
177/*-----------------------------------------------------------------------
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
6d0f6bcf 180 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f12e568c 181 */
6d0f6bcf
JCPV
182#define CONFIG_SYS_SDRAM_BASE 0x00000000
183#define CONFIG_SYS_FLASH_BASE 0x40000000
184#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
185#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
186#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
f12e568c
WD
187
188/*
189 * For booting Linux, the board info and command line data
190 * have to be in the first 8 MB of memory, since this is
191 * the maximum mapped by the Linux kernel during initialization.
192 */
6d0f6bcf 193#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f12e568c
WD
194
195/*-----------------------------------------------------------------------
196 * FLASH organization
197 */
e318d9e9 198/* use CFI flash driver */
6d0f6bcf 199#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 200#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
201#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
202#define CONFIG_SYS_FLASH_EMPTY_INFO
203#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
204#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
205#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
f12e568c 206
5a1aceb0 207#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
208#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
209#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
210#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
f12e568c
WD
211
212/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
213#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
214#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f12e568c 215
6d0f6bcf 216#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 217
7c803be2
WD
218#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
219
29f8f58f
WD
220/*-----------------------------------------------------------------------
221 * Dynamic MTD partition support
222 */
68d7d651 223#define CONFIG_CMD_MTDPARTS
942556a9
SR
224#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
225#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
226#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
227
228#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
229 "128k(dtb)," \
230 "1920k(kernel)," \
231 "5632(rootfs)," \
cd82919e 232 "4m(data)"
29f8f58f 233
f12e568c
WD
234/*-----------------------------------------------------------------------
235 * Hardware Information Block
236 */
6d0f6bcf
JCPV
237#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
238#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
239#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f12e568c
WD
240
241/*-----------------------------------------------------------------------
242 * Cache Configuration
243 */
6d0f6bcf 244#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 245#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 246#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f12e568c
WD
247#endif
248
249/*-----------------------------------------------------------------------
250 * SYPCR - System Protection Control 11-9
251 * SYPCR can only be written once after reset!
252 *-----------------------------------------------------------------------
253 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
254 */
255#if defined(CONFIG_WATCHDOG)
6d0f6bcf 256#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f12e568c
WD
257 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
258#else
6d0f6bcf 259#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f12e568c
WD
260#endif
261
262/*-----------------------------------------------------------------------
263 * SIUMCR - SIU Module Configuration 11-6
264 *-----------------------------------------------------------------------
265 * PCMCIA config., multi-function pin tri-state
266 */
267#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 268#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c 269#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 270#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c
WD
271#endif /* CONFIG_CAN_DRIVER */
272
273/*-----------------------------------------------------------------------
274 * TBSCR - Time Base Status and Control 11-26
275 *-----------------------------------------------------------------------
276 * Clear Reference Interrupt Status, Timebase freezing enabled
277 */
6d0f6bcf 278#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f12e568c
WD
279
280/*-----------------------------------------------------------------------
281 * RTCSC - Real-Time Clock Status and Control Register 11-27
282 *-----------------------------------------------------------------------
283 */
6d0f6bcf 284#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f12e568c
WD
285
286/*-----------------------------------------------------------------------
287 * PISCR - Periodic Interrupt Status and Control 11-31
288 *-----------------------------------------------------------------------
289 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
290 */
6d0f6bcf 291#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f12e568c
WD
292
293/*-----------------------------------------------------------------------
294 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
295 *-----------------------------------------------------------------------
296 * Reset PLL lock status sticky bit, timer expired status bit and timer
297 * interrupt status bit
f12e568c 298 */
6d0f6bcf 299#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f12e568c
WD
300
301/*-----------------------------------------------------------------------
302 * SCCR - System Clock and reset Control Register 15-27
303 *-----------------------------------------------------------------------
304 * Set clock output, timebase and RTC source and divider,
305 * power management and some other internal clocks
306 */
307#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 308#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f12e568c
WD
309 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
310 SCCR_DFALCD00)
f12e568c
WD
311
312/*-----------------------------------------------------------------------
313 * PCMCIA stuff
314 *-----------------------------------------------------------------------
315 *
316 */
6d0f6bcf
JCPV
317#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
318#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
319#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
320#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
321#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
322#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
323#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
324#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f12e568c
WD
325
326/*-----------------------------------------------------------------------
327 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
328 *-----------------------------------------------------------------------
329 */
330
331#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
332
333#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
334#undef CONFIG_IDE_LED /* LED for ide not supported */
335#undef CONFIG_IDE_RESET /* reset for ide not supported */
336
6d0f6bcf
JCPV
337#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
338#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f12e568c 339
6d0f6bcf 340#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f12e568c 341
6d0f6bcf 342#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f12e568c
WD
343
344/* Offset for data I/O */
6d0f6bcf 345#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
346
347/* Offset for normal register accesses */
6d0f6bcf 348#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
349
350/* Offset for alternate registers */
6d0f6bcf 351#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f12e568c
WD
352
353/*-----------------------------------------------------------------------
354 *
355 *-----------------------------------------------------------------------
356 *
357 */
6d0f6bcf 358#define CONFIG_SYS_DER 0
f12e568c
WD
359
360/*
361 * Init Memory Controller:
362 *
363 * BR0/1 and OR0/1 (FLASH)
364 */
365
366#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
367#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
368
369/* used to re-map FLASH both when starting from SRAM or FLASH:
370 * restrict access enough to keep SRAM working (if any)
371 * but not too much to meddle with FLASH accesses
372 */
6d0f6bcf
JCPV
373#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
374#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f12e568c
WD
375
376/*
377 * FLASH timing:
378 */
6d0f6bcf 379#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f12e568c 380 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f12e568c 381
6d0f6bcf
JCPV
382#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
383#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
384#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f12e568c 385
6d0f6bcf
JCPV
386#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
387#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
388#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f12e568c
WD
389
390/*
391 * BR2/3 and OR2/3 (SDRAM)
392 *
393 */
394#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
395#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
dabad4b9 396#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB per bank */
f12e568c
WD
397
398/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 399#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f12e568c 400
6d0f6bcf
JCPV
401#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
402#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c
WD
403
404#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
405#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
406#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c 407#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
408#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
409#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
410#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
411#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f12e568c
WD
412 BR_PS_8 | BR_MS_UPMB | BR_V )
413#endif /* CONFIG_CAN_DRIVER */
414
415/*
416 * Memory Periodic Timer Prescaler
417 *
418 * The Divider for PTA (refresh timer) configuration is based on an
419 * example SDRAM configuration (64 MBit, one bank). The adjustment to
420 * the number of chip selects (NCS) and the actually needed refresh
421 * rate is done by setting MPTPR.
422 *
423 * PTA is calculated from
424 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
425 *
426 * gclk CPU clock (not bus clock!)
427 * Trefresh Refresh cycle * 4 (four word bursts used)
428 *
429 * 4096 Rows from SDRAM example configuration
430 * 1000 factor s -> ms
431 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
432 * 4 Number of refresh cycles per period
433 * 64 Refresh cycle in ms per number of rows
434 * --------------------------------------------
435 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
436 *
437 * 50 MHz => 50.000.000 / Divider = 98
438 * 66 Mhz => 66.000.000 / Divider = 129
439 * 80 Mhz => 80.000.000 / Divider = 156
440 */
e9132ea9 441
6d0f6bcf
JCPV
442#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
443#define CONFIG_SYS_MAMR_PTA 98
f12e568c
WD
444
445/*
446 * For 16 MBit, refresh rates could be 31.3 us
447 * (= 64 ms / 2K = 125 / quad bursts).
448 * For a simpler initialization, 15.6 us is used instead.
449 *
6d0f6bcf
JCPV
450 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
451 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f12e568c 452 */
6d0f6bcf
JCPV
453#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
454#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f12e568c
WD
455
456/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
457#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
458#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f12e568c
WD
459
460/*
461 * MAMR settings for SDRAM
462 */
463
464/* 8 column SDRAM */
6d0f6bcf 465#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
466 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
467 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
468/* 9 column SDRAM */
6d0f6bcf 469#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
470 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
471 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
dabad4b9 472/* 10 column SDRAM */
6d0f6bcf 473#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
dabad4b9
JG
474 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
475 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
f12e568c
WD
476
477/*
478 * Internal Definitions
479 *
480 * Boot Flags
481 */
482#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
483#define BOOTFLAG_WARM 0x02 /* Software reboot */
484
485#define CONFIG_SCC1_ENET
486#define CONFIG_FEC_ENET
487#define CONFIG_ETHPRIME "SCC ETHERNET"
488
489#endif /* __CONFIG_H */