]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/VOM405.h
drivers, block: remove sil680 driver
[people/ms/u-boot.git] / include / configs / VOM405.h
CommitLineData
a20b27a3
SR
1/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
a20b27a3
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
a20b27a3
SR
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
a20b27a3 18#define CONFIG_405EP 1 /* This is a PPC405 CPU */
a20b27a3
SR
19#define CONFIG_VOM405 1 /* ...on a VOM405 board */
20
2ae18241
WD
21#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
22
a20b27a3
SR
23#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
24
25#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
26
a20b27a3
SR
27#undef CONFIG_BOOTARGS
28#undef CONFIG_BOOTCOMMAND
29
30#define CONFIG_PREBOOT /* enable preboot variable */
31
6d0f6bcf 32#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
a20b27a3 33
feaedfcf
SR
34#undef CONFIG_HAS_ETH1
35
96e21f86 36#define CONFIG_PPC4xx_EMAC
a20b27a3
SR
37#define CONFIG_MII 1 /* MII PHY management */
38#define CONFIG_PHY_ADDR 0 /* PHY address */
39#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
feaedfcf 40#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
a20b27a3 41
37d4bb70
JL
42/*
43 * BOOTP options
44 */
45#define CONFIG_BOOTP_SUBNETMASK
46#define CONFIG_BOOTP_GATEWAY
47#define CONFIG_BOOTP_HOSTNAME
48#define CONFIG_BOOTP_BOOTPATH
49#define CONFIG_BOOTP_DNS
50#define CONFIG_BOOTP_DNS2
51#define CONFIG_BOOTP_SEND_HOSTNAME
a20b27a3 52
a5562901
JL
53/*
54 * Command line configuration.
55 */
a5562901 56
a20b27a3
SR
57#undef CONFIG_WATCHDOG /* watchdog disabled */
58
59#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
60
61#undef CONFIG_PRAM /* no "protected RAM" */
62
63/*
64 * Miscellaneous configurable options
65 */
6d0f6bcf 66#define CONFIG_SYS_LONGHELP /* undef to save memory */
a20b27a3 67
a5562901 68#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 69#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
a20b27a3 70#else
6d0f6bcf 71#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
a20b27a3 72#endif
6d0f6bcf
JCPV
73#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
74#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
75#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
a20b27a3 76
6d0f6bcf 77#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
a20b27a3 78
6d0f6bcf
JCPV
79#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
a20b27a3 81
550650dd 82#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
83#define CONFIG_SYS_NS16550_SERIAL
84#define CONFIG_SYS_NS16550_REG_SIZE 1
85#define CONFIG_SYS_NS16550_CLK get_serial_clock()
86
6d0f6bcf 87#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 88#define CONFIG_SYS_BASE_BAUD 691200
a20b27a3
SR
89
90/* The following table includes the supported baudrates */
6d0f6bcf 91#define CONFIG_SYS_BAUDRATE_TABLE \
a20b27a3
SR
92 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
93 57600, 115200, 230400, 460800, 921600 }
94
6d0f6bcf
JCPV
95#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
96#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
a20b27a3 97
1092ce21 98#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a20b27a3 99
6d0f6bcf 100#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
a20b27a3 101
a20b27a3
SR
102/*
103 * For booting Linux, the board info and command line data
104 * have to be in the first 8 MB of memory, since this is
105 * the maximum mapped by the Linux kernel during initialization.
106 */
6d0f6bcf 107#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
1092ce21 108/*
a20b27a3
SR
109 * FLASH organization
110 */
111#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
112
6d0f6bcf
JCPV
113#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
114#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
a20b27a3 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
a20b27a3 118
6d0f6bcf
JCPV
119#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
120#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
121#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
a20b27a3
SR
122/*
123 * The following defines are added for buggy IOP480 byte interface.
124 * All other boards should use the standard values (CPCI405 etc.)
125 */
6d0f6bcf
JCPV
126#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
127#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
128#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
a20b27a3 129
6d0f6bcf 130#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
a20b27a3 131
1092ce21 132/*
a20b27a3
SR
133 * Start addresses for the final memory configuration
134 * (Set up by the startup code)
6d0f6bcf 135 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
a20b27a3 136 */
6d0f6bcf 137#define CONFIG_SYS_SDRAM_BASE 0x00000000
700d553f 138#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
139#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
140#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
700d553f 141#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf
JCPV
142
143#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
144# define CONFIG_SYS_RAMBOOT 1
a20b27a3 145#else
6d0f6bcf 146# undef CONFIG_SYS_RAMBOOT
a20b27a3
SR
147#endif
148
1092ce21 149/*
a20b27a3
SR
150 * Environment Variable setup
151 */
bb1f8b4f 152#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
153#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
154#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
a20b27a3
SR
155 /* total size of a CAT24WC16 is 2048 bytes */
156
6d0f6bcf
JCPV
157#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
158#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
a20b27a3 159
1092ce21 160/*
a20b27a3
SR
161 * I2C EEPROM (CAT24WC16) for environment
162 */
880540de
DE
163#define CONFIG_SYS_I2C
164#define CONFIG_SYS_I2C_PPC4XX
165#define CONFIG_SYS_I2C_PPC4XX_CH0
166#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
167#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
a20b27a3 168
6d0f6bcf
JCPV
169#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
170#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
a20b27a3 171/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
172#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
173#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
a20b27a3
SR
174 /* 16 byte page write mode using*/
175 /* last 4 bits of the address */
6d0f6bcf 176#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
a20b27a3 177
1092ce21 178/*
a20b27a3
SR
179 * External Bus Controller (EBC) Setup
180 */
a20b27a3
SR
181#define CAN_BA 0xF0000000 /* CAN Base Address */
182
183/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
184#define CONFIG_SYS_EBC_PB0AP 0x92015480
185#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
a20b27a3
SR
186
187/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
188#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
189#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
a20b27a3 190
1092ce21 191/*
a20b27a3
SR
192 * FPGA stuff
193 */
700d553f 194#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
a20b27a3
SR
195
196/* FPGA program pin configuration */
6d0f6bcf
JCPV
197#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
198#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
199#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
200#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
201#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
a20b27a3 202
1092ce21 203/*
a20b27a3
SR
204 * Definitions for initial stack pointer and data area (in data cache)
205 */
206/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 207#define CONFIG_SYS_TEMP_STACK_OCM 1
a20b27a3
SR
208
209/* On Chip Memory location */
6d0f6bcf
JCPV
210#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
211#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
212#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 213#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
a20b27a3 214
25ddd1fb 215#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 216#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
a20b27a3 217
1092ce21 218/*
a20b27a3
SR
219 * Definitions for GPIO setup (PPC405EP specific)
220 *
221 * GPIO0[0] - External Bus Controller BLAST output
222 * GPIO0[1-9] - Instruction trace outputs -> GPIO
223 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
224 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
225 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
226 * GPIO0[24-27] - UART0 control signal inputs/outputs
227 * GPIO0[28-29] - UART1 data signal input/output
228 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
229 */
230/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
231/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
232/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
233/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
afabb498
SR
234#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
235#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
236#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
237#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
238#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
239#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
6d0f6bcf 240#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
a20b27a3 241
a20b27a3
SR
242/*
243 * Default speed selection (cpu_plb_opb_ebc) in mhz.
244 * This value will be set if iic boot eprom is disabled.
245 */
a20b27a3
SR
246#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
247#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
a20b27a3
SR
248
249#endif /* __CONFIG_H */