]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/a4m072.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / a4m072.h
CommitLineData
9531a238
SP
1/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2010
6 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
7 *
3765b3e7 8 * SPDX-License-Identifier: GPL-2.0+
9531a238
SP
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
b2a6dfe4 19#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
9531a238
SP
20#define CONFIG_A4M072 1 /* ... on A4M072 board */
21#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
22
c8d76eaf
WD
23#define CONFIG_SYS_TEXT_BASE 0xFE000000
24
9531a238
SP
25#define CONFIG_MISC_INIT_R
26
27#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
28
9531a238
SP
29#define CONFIG_HIGH_BATS 1 /* High BATs supported */
30
31/*
32 * Serial console configuration
33 */
34#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
35#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
36#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
37/* define to enable silent console */
9531a238
SP
38#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
39
40/*
41 * PCI Mapping:
42 * 0x40000000 - 0x4fffffff - PCI Memory
43 * 0x50000000 - 0x50ffffff - PCI IO Space
44 */
9531a238
SP
45
46#if defined(CONFIG_PCI)
47#define CONFIG_PCI_PNP 1
48#define CONFIG_PCI_SCAN_SHOW 1
49#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
50
51#define CONFIG_PCI_MEM_BUS 0x40000000
52#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
53#define CONFIG_PCI_MEM_SIZE 0x10000000
54
55#define CONFIG_PCI_IO_BUS 0x50000000
56#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
57#define CONFIG_PCI_IO_SIZE 0x01000000
58#endif
59
60#define CONFIG_SYS_XLB_PIPELINING 1
61
071bc923 62#undef CONFIG_EEPRO100
9531a238
SP
63
64/* Partitions */
65#define CONFIG_MAC_PARTITION
66#define CONFIG_DOS_PARTITION
67
68/* USB */
69#define CONFIG_USB_OHCI_NEW
9531a238
SP
70#define CONFIG_SYS_OHCI_BE_CONTROLLER
71#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
72#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
73#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
74#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
75#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
76
77#define CONFIG_TIMESTAMP /* Print image info with timestamp */
78
79/*
80 * BOOTP options
81 */
82#define CONFIG_BOOTP_BOOTFILESIZE
83#define CONFIG_BOOTP_BOOTPATH
84#define CONFIG_BOOTP_GATEWAY
85#define CONFIG_BOOTP_HOSTNAME
86
9531a238
SP
87/*
88 * Command line configuration.
89 */
9531a238 90#define CONFIG_CMD_EEPROM
9531a238 91#define CONFIG_CMD_IDE
cb5639cb 92#define CONFIG_CMD_DISPLAY
9531a238
SP
93
94#if defined(CONFIG_PCI)
95#define CONFIG_CMD_PCI
96#endif
97
c8d76eaf 98#if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
9531a238
SP
99#define CONFIG_SYS_LOWBOOT 1
100#define CONFIG_SYS_LOWBOOT32 1
101#endif
102
103/*
104 * Autobooting
105 */
9531a238
SP
106
107#define CONFIG_SYS_AUTOLOAD "n"
108
9531a238
SP
109#undef CONFIG_BOOTARGS
110#define CONFIG_PREBOOT "run try_update"
111
112#define CONFIG_EXTRA_ENV_SETTINGS \
7ae54992
IY
113 "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
114 "cf1=diskboot 200000 0:1\0" \
115 "bootcmd_cf1=run bcf1\0" \
116 "bcf=setenv bootargs root=/dev/hda3\0" \
117 "bootcmd_nfs=run bnfs\0" \
118 "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
119 "panic=1\0" \
120 "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
121 "run norargs addip; run bk\0" \
122 "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
123 "run nfsargs addip ; run bk\0" \
124 "nfsargs=setenv bootargs root=/dev/nfs rw " \
125 "nfsroot=${serverip}:${rootpath}\0" \
126 "try_update=usb start;sleep 2;usb start;sleep 1;" \
127 "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
128 "source 2F0000\0" \
129 "env_addr=FE060000\0" \
130 "kernel_addr=FE100000\0" \
131 "rootfs_addr=FE200000\0" \
132 "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
133 "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
134 "bcf1=run cf1; run bcf; run addip; run bk\0" \
135 "add_consolespec=setenv bootargs ${bootargs} " \
136 "console=/dev/null quiet\0" \
137 "addip=if test -n ${ethaddr};" \
138 "then if test -n ${ipaddr};" \
139 "then setenv bootargs ${bootargs} " \
140 "ip=${ipaddr}:${serverip}:${gatewayip}:"\
141 "${netmask}:${hostname}:${netdev}:off;" \
142 "fi;" \
143 "else;" \
144 "setenv bootargs ${bootargs} no_ethaddr;" \
145 "fi\0" \
146 "hostname=CPUP0\0" \
7ae54992
IY
147 "netdev=eth0\0" \
148 "bootcmd=run bootcmd_nor\0" \
9531a238
SP
149 ""
150/*
151 * IPB Bus clocking configuration.
152 */
153#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
154
155/*
156 * I2C configuration
157 */
158#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
159#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
160
161#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
162#define CONFIG_SYS_I2C_SLAVE 0x7F
163
164/*
165 * EEPROM configuration
166 */
167#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
168#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
169#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
170#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
171#define CONFIG_SYS_EEPROM_WREN 1
172#define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
173
174/*
175 * Flash configuration
176 */
177#define CONFIG_SYS_FLASH_BASE 0xFE000000
178#define CONFIG_SYS_FLASH_SIZE 0x02000000
179#if !defined(CONFIG_SYS_LOWBOOT)
180#error "CONFIG_SYS_LOWBOOT not defined?"
181#else /* CONFIG_SYS_LOWBOOT */
182#if defined(CONFIG_SYS_LOWBOOT32)
183#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
184#endif
185#endif /* CONFIG_SYS_LOWBOOT */
186
187#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
188#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
189#define CONFIG_FLASH_CFI_DRIVER
190#define CONFIG_SYS_FLASH_CFI
191#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
192#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
e36aff68 193#define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
9531a238
SP
194
195/*
196 * Environment settings
197 */
198#define CONFIG_ENV_IS_IN_FLASH 1
199#define CONFIG_ENV_SIZE 0x10000
200#define CONFIG_ENV_SECT_SIZE 0x20000
201#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
202#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
203
204#define CONFIG_ENV_OVERWRITE 1
205
206/*
207 * Memory map
208 */
209#define CONFIG_SYS_MBAR 0xF0000000
210#define CONFIG_SYS_SDRAM_BASE 0x00000000
211#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
212
213/* Use SRAM until RAM will be available */
214#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 215#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
9531a238 216
25ddd1fb 217#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
9531a238
SP
218#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
219
c8d76eaf 220#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
9531a238
SP
221#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
222# define CONFIG_SYS_RAMBOOT 1
223#endif
224
225#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
226#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
227#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
228
229/*
230 * Ethernet configuration
231 */
232#define CONFIG_MPC5xxx_FEC 1
233#define CONFIG_MPC5xxx_FEC_MII100
234/*
235 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
236 */
237/* #define CONFIG_MPC5xxx_FEC_MII10 */
238#define CONFIG_PHY_ADDR 0x1f
239#define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
240
241/*
242 * GPIO configuration
243 */
cb5639cb 244#define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
9531a238
SP
245
246/*
247 * Miscellaneous configurable options
248 */
9531a238 249#define CONFIG_CMDLINE_EDITING 1
9531a238 250#define CONFIG_SYS_LONGHELP /* undef to save memory */
9531a238
SP
251#if defined(CONFIG_CMD_KGDB)
252#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
253#else
254#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
255#endif
256#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
257#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
258#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
259
260#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
261#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
262
263#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
264
9531a238
SP
265#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
266#if defined(CONFIG_CMD_KGDB)
267# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
268#endif
269
9531a238
SP
270/*
271 * Various low-level settings
272 */
273#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
274#define CONFIG_SYS_HID0_FINAL HID0_ICE
275/* Flash at CSBoot, CS0 */
276#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
277#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
278#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
279#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
280#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
281/* External SRAM at CS1 */
282#define CONFIG_SYS_CS1_START 0x62000000
283#define CONFIG_SYS_CS1_SIZE 0x00400000
284#define CONFIG_SYS_CS1_CFG 0x00009930
285#define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
286#define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
cb5639cb
IY
287/* LED display at CS7 */
288#define CONFIG_SYS_CS7_START 0x6a000000
289#define CONFIG_SYS_CS7_SIZE (64*1024)
290#define CONFIG_SYS_CS7_CFG 0x0000bf30
9531a238
SP
291
292#define CONFIG_SYS_CS_BURST 0x00000000
293#define CONFIG_SYS_CS_DEADCYCLE 0x33333003
294
295#define CONFIG_SYS_RESET_ADDRESS 0xff000000
296
297/*-----------------------------------------------------------------------
298 * USB stuff
299 *-----------------------------------------------------------------------
300 */
301#define CONFIG_USB_CLOCK 0x0001BBBB
302#define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
303
304/*-----------------------------------------------------------------------
305 * IDE/ATA stuff Supports IDE harddisk
306 *-----------------------------------------------------------------------
307 */
308
309#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
310
311#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
312#undef CONFIG_IDE_LED /* LED for ide not supported */
313
314#define CONFIG_IDE_PREINIT
315
316#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
317#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
318
319#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
320
321#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
322
323/* Offset for data I/O */
324#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
325
326/* Offset for normal register accesses */
327#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
328
329/* Offset for alternate registers */
330#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
331
332/* Interval between registers */
333#define CONFIG_SYS_ATA_STRIDE 4
334
335#define CONFIG_ATAPI 1
336
337/*-----------------------------------------------------------------------
338 * Open firmware flat tree support
339 *-----------------------------------------------------------------------
340 */
9531a238
SP
341#define OF_CPU "PowerPC,5200@0"
342#define OF_SOC "soc5200@f0000000"
343#define OF_TBCLK (bd->bi_busfreq / 4)
344#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
345
cb5639cb
IY
346/* Support for the 7-segment display */
347#define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
348#define CONFIG_SHOW_ACTIVITY /* used for display realization */
349
92d1a400
IY
350#define CONFIG_SHOW_BOOT_PROGRESS
351
9531a238 352#endif /* __CONFIG_H */