]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/actux2.h
ixp: move pci init in arm/board instead of cpu
[people/ms/u-boot.git] / include / configs / actux2.h
CommitLineData
aebf00fc
MS
1/*
2 * (C) Copyright 2007
3 * Michael Schwingen, michael@schwingen.org
4 *
5 * Configuration settings for the AcTux-2 board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#define CONFIG_IXP425 1
30#define CONFIG_ACTUX2 1
31
32#define CONFIG_DISPLAY_CPUINFO 1
33#define CONFIG_DISPLAY_BOARDINFO 1
34
6d0f6bcf 35#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART2
aebf00fc
MS
36#define CONFIG_BAUDRATE 115200
37#define CONFIG_BOOTDELAY 5
38#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
39
40/***************************************************************
41 * U-boot generic defines start here.
42 ***************************************************************/
43#undef CONFIG_USE_IRQ
44
45/* Size of malloc() pool */
6d0f6bcf 46#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
aebf00fc 47/* size in bytes reserved for initial data */
6d0f6bcf 48#define CONFIG_SYS_GBL_DATA_SIZE 128
aebf00fc
MS
49
50/* allow to overwrite serial and ethaddr */
51#define CONFIG_ENV_OVERWRITE
52
53/* Command line configuration. */
54#include <config_cmd_default.h>
55
56#define CONFIG_CMD_ELF
57#undef CONFIG_CMD_PCI
58#undef CONFIG_PCI
59
60#define CONFIG_BOOTCOMMAND "run boot_flash"
61/* enable passing of ATAGs */
62#define CONFIG_CMDLINE_TAG 1
63#define CONFIG_SETUP_MEMORY_TAGS 1
64#define CONFIG_INITRD_TAG 1
65#define CONFIG_REVISION_TAG 1
66
67#if defined(CONFIG_CMD_KGDB)
68# define CONFIG_KGDB_BAUDRATE 230400
69/* which serial port to use */
70# define CONFIG_KGDB_SER_INDEX 1
71#endif
72
73/* Miscellaneous configurable options */
6d0f6bcf
JCPV
74#define CONFIG_SYS_LONGHELP
75#define CONFIG_SYS_PROMPT "=> "
aebf00fc 76/* Console I/O Buffer Size */
6d0f6bcf 77#define CONFIG_SYS_CBSIZE 256
aebf00fc 78/* Print Buffer Size */
6d0f6bcf 79#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
aebf00fc 80/* max number of command args */
6d0f6bcf 81#define CONFIG_SYS_MAXARGS 16
aebf00fc 82/* Boot Argument Buffer Size */
6d0f6bcf 83#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
aebf00fc 84
6d0f6bcf
JCPV
85#define CONFIG_SYS_MEMTEST_START 0x00400000
86#define CONFIG_SYS_MEMTEST_END 0x00800000
aebf00fc
MS
87
88/* everything, incl board info, in Hz */
6d0f6bcf 89#undef CONFIG_SYS_CLKS_IN_HZ
aebf00fc 90/* spec says 66.666 MHz, but it appears to be 33 */
6d0f6bcf 91#define CONFIG_SYS_HZ 3333333
aebf00fc
MS
92
93/* default load address */
6d0f6bcf 94#define CONFIG_SYS_LOAD_ADDR 0x00010000
aebf00fc
MS
95
96/* valid baudrates */
6d0f6bcf 97#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, \
aebf00fc
MS
98 115200, 230400 }
99#define CONFIG_SERIAL_RTS_ACTIVE 1
100
101/*
102 * Stack sizes
103 * The stack sizes are set up in start.S using the settings below
104 */
105#define CONFIG_STACKSIZE (128*1024) /* regular stack */
106#ifdef CONFIG_USE_IRQ
107# define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
108# define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
109#endif
110
111/* Expansion bus settings */
6d0f6bcf 112#define CONFIG_SYS_EXP_CS0 0xbd113042
aebf00fc
MS
113
114/* SDRAM settings */
115#define CONFIG_NR_DRAM_BANKS 1
116#define PHYS_SDRAM_1 0x00000000
6d0f6bcf 117#define CONFIG_SYS_DRAM_BASE 0x00000000
aebf00fc
MS
118
119/* 16MB SDRAM */
6d0f6bcf 120#define CONFIG_SYS_SDR_CONFIG 0x3A
aebf00fc 121#define PHYS_SDRAM_1_SIZE 0x01000000
6d0f6bcf
JCPV
122#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a
123#define CONFIG_SYS_SDR_MODE_CONFIG 0x1
124#define CONFIG_SYS_DRAM_SIZE 0x01000000
aebf00fc
MS
125
126/* FLASH organization */
6d0f6bcf 127#define CONFIG_SYS_MAX_FLASH_BANKS 1
aebf00fc 128/* max number of sectors on one chip */
6d0f6bcf 129#define CONFIG_SYS_MAX_FLASH_SECT 140
aebf00fc 130#define PHYS_FLASH_1 0x50000000
6d0f6bcf 131#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1 }
aebf00fc 132
6d0f6bcf
JCPV
133#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
134#define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
135#define CONFIG_SYS_MONITOR_LEN (256 << 10)
aebf00fc
MS
136
137/* Use common CFI driver */
6d0f6bcf 138#define CONFIG_SYS_FLASH_CFI
00b1883a 139#define CONFIG_FLASH_CFI_DRIVER
aebf00fc 140/* no byte writes on IXP4xx */
6d0f6bcf 141#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
aebf00fc
MS
142
143/* print 'E' for empty sector on flinfo */
6d0f6bcf 144#define CONFIG_SYS_FLASH_EMPTY_INFO
aebf00fc
MS
145
146/* Ethernet */
147
148/* include IXP4xx NPE support */
149#define CONFIG_IXP4XX_NPE 1
aebf00fc
MS
150#define CONFIG_NET_MULTI 1
151/* NPE0 PHY address */
152#define CONFIG_PHY_ADDR 0x00
153/* MII PHY management */
154#define CONFIG_MII 1
155/* Number of ethernet rx buffers & descriptors */
6d0f6bcf 156#define CONFIG_SYS_RX_ETH_BUFFER 16
aebf00fc
MS
157#define CONFIG_RESET_PHY_R 1
158/* ethernet switch connected to MII port */
159#define CONFIG_MII_ETHSWITCH 1
160
161#define CONFIG_CMD_DHCP
162#define CONFIG_CMD_NET
163#define CONFIG_CMD_MII
164#define CONFIG_CMD_PING
165#undef CONFIG_CMD_NFS
166
167/* BOOTP options */
168#define CONFIG_BOOTP_BOOTFILESIZE
169#define CONFIG_BOOTP_BOOTPATH
170#define CONFIG_BOOTP_GATEWAY
171#define CONFIG_BOOTP_HOSTNAME
172
173/* Cache Configuration */
6d0f6bcf 174#define CONFIG_SYS_CACHELINE_SIZE 32
aebf00fc
MS
175
176/*
177 * environment organization:
178 * one flash sector, embedded in uboot area (bottom bootblock flash)
179 */
5a1aceb0 180#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
181#define CONFIG_ENV_SIZE 0x2000
182#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x4000)
6d0f6bcf 183#define CONFIG_SYS_USE_PPCENV 1
aebf00fc
MS
184
185#define CONFIG_EXTRA_ENV_SETTINGS \
b4e2f89d 186 "npe_ucode=50040000\0" \
aebf00fc
MS
187 "mtd=IXP4XX-Flash.0:256k(uboot),64k(ucode),1152k(linux),-(root)\0" \
188 "kerneladdr=50050000\0" \
189 "rootaddr=50170000\0" \
190 "loadaddr=10000\0" \
191 "updateboot_ser=mw.b 10000 ff 40000;" \
192 " loady ${loadaddr};" \
193 " run eraseboot writeboot\0" \
194 "updateboot_net=mw.b 10000 ff 40000;" \
195 " tftp ${loadaddr} u-boot.bin;" \
196 " run eraseboot writeboot\0" \
197 "eraseboot=protect off 50000000 50003fff;" \
198 " protect off 50006000 5003ffff;" \
199 " erase 50000000 50003fff;" \
200 " erase 50006000 5003ffff\0" \
201 "writeboot=cp.b 10000 50000000 4000;" \
202 " cp.b 16000 50006000 3a000\0" \
203 "eraseenv=protect off 50004000 50005fff;" \
204 " erase 50004000 50005fff\0" \
205 "updateroot=tftp ${loadaddr} ${rootfile};" \
206 " era ${rootaddr} +${filesize};" \
207 " cp.b ${loadaddr} ${rootaddr} ${filesize}\0" \
208 "updatekern=tftp ${loadaddr} ${kernelfile};" \
209 " era ${kerneladdr} +${filesize};" \
210 " cp.b ${loadaddr} ${kerneladdr} ${filesize}\0" \
211 "flashargs=setenv bootargs mtdparts=${mtd} root=/dev/mtdblock3" \
212 " rootfstype=squashfs,jffs2 init=/etc/preinit\0" \
213 "netargs=setenv bootargs mtdparts=${mtd} root=/dev/mtdblock3" \
214 " rootfstype=squashfs,jffs2 init=/etc/preinit\0" \
215 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
216 "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0" \
217 "boot_flash=run flashargs addtty addeth;" \
218 " bootm ${kerneladdr}\0" \
219 "boot_net=run netargs addtty addeth;" \
220 " tftpboot ${loadaddr} ${kernelfile};" \
221 " bootm\0"
222
223#endif /* __CONFIG_H */