]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/am3517_evm.h
configs: Re-sync CONFIG_USB_MUSB_HOST
[people/ms/u-boot.git] / include / configs / am3517_evm.h
CommitLineData
ed01e45c
VH
1/*
2 * am3517_evm.h - Default configuration for AM3517 EVM board.
3 *
4 * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5 *
6 * Based on omap3_evm_config.h
7 *
8 * Copyright (C) 2010 Texas Instruments Incorporated
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
ed01e45c
VH
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
3f53e619 16/* High Level Configuration Options */
3709844f 17
3f53e619 18#define CONFIG_OMAP
806d2792 19#define CONFIG_OMAP_COMMON
3f53e619
DW
20
21#define CONFIG_SYS_CACHELINE_SIZE 64
22
23#define CONFIG_SYS_NO_FLASH
24
25#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
26
c6f90e14
NM
27/* Common ARM Erratas */
28#define CONFIG_ARM_ERRATA_454179
29#define CONFIG_ARM_ERRATA_430973
30#define CONFIG_ARM_ERRATA_621766
ed01e45c 31
1a5038ca 32#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
ed01e45c 33
3f53e619
DW
34/*
35 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
36 * 64 bytes before this address should be set aside for u-boot.img's
37 * header. That is 0x800FFFC0--0x80100000 should not be used for any
38 * other needs.
39 */
40#define CONFIG_SYS_TEXT_BASE 0x80100000
41#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
42#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
43
ed01e45c 44#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 45#include <asm/arch/omap.h>
ed01e45c 46
3f53e619
DW
47/* Display CPU and Board information */
48#define CONFIG_DISPLAY_CPUINFO
49#define CONFIG_DISPLAY_BOARDINFO
3f53e619
DW
50#define CONFIG_MISC_INIT_R
51#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
52#define CONFIG_SETUP_MEMORY_TAGS
53#define CONFIG_INITRD_TAG
54#define CONFIG_REVISION_TAG
ed01e45c
VH
55
56/* Clock Defines */
57#define V_OSCK 26000000 /* Clock output from T2 */
58#define V_SCLK (V_OSCK >> 1)
59
3f53e619
DW
60/* Size of malloc() pool */
61#define CONFIG_SYS_MALLOC_LEN (16 << 20)
ed01e45c 62
3f53e619 63/* Hardware drivers */
ed01e45c 64
3f53e619 65/* OMAP GPIO configuration */
6a1df373
YY
66#define CONFIG_OMAP_GPIO
67
3f53e619 68/* NS16550 Configuration */
ed01e45c 69#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
ed01e45c
VH
70#define CONFIG_SYS_NS16550_SERIAL
71#define CONFIG_SYS_NS16550_REG_SIZE (-4)
72#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
73
3f53e619 74/* select serial console configuration */
ed01e45c
VH
75#define CONFIG_CONS_INDEX 3
76#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
77#define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81#define CONFIG_BAUDRATE 115200
82#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
83 115200}
3f53e619
DW
84
85/* SD/MMC */
86#define CONFIG_MMC
87#define CONFIG_GENERIC_MMC
88#define CONFIG_OMAP_HSMMC
89#define CONFIG_DOS_PARTITION
ed01e45c 90
7dc27b05
AKG
91/*
92 * USB configuration
95de1e2f
PK
93 * Enable CONFIG_USB_MUSB_HOST for Host functionalities MSC, keyboard
94 * Enable CONFIG_USB_MUSB_GADGET for Device functionalities.
7dc27b05 95 */
88919ff7 96#define CONFIG_USB_MUSB_AM35X
95de1e2f 97#define CONFIG_USB_MUSB_PIO_ONLY
7dc27b05 98
88919ff7 99#ifdef CONFIG_USB_MUSB_AM35X
7dc27b05 100
95de1e2f 101#ifdef CONFIG_USB_MUSB_HOST
7dc27b05
AKG
102#define CONFIG_CMD_USB
103
104#define CONFIG_USB_STORAGE
105#define CONGIG_CMD_STORAGE
7dc27b05
AKG
106
107#ifdef CONFIG_USB_KEYBOARD
108#define CONFIG_SYS_USB_EVENT_POLL
109#define CONFIG_PREBOOT "usb start"
110#endif /* CONFIG_USB_KEYBOARD */
111
95de1e2f 112#endif /* CONFIG_USB_MUSB_HOST */
88919ff7 113
95de1e2f 114#ifdef CONFIG_USB_MUSB_GADGET
88919ff7
IY
115#define CONFIG_USB_ETHER
116#define CONFIG_USB_ETH_RNDIS
95de1e2f 117#endif /* CONFIG_USB_MUSB_GADGET */
88919ff7
IY
118
119#endif /* CONFIG_USB_MUSB_AM35X */
7dc27b05 120
ed01e45c 121/* commands to include */
3f53e619
DW
122#define CONFIG_CMD_NAND
123#define CONFIG_CMD_CACHE
124#define CONFIG_CMD_FAT
125#define CONFIG_CMD_EXT2
45776e36
DW
126#define CONFIG_CMD_EXT4
127#define CONFIG_CMD_EXT4_WRITE
3f53e619
DW
128#define CONFIG_CMD_FS_GENERIC
129#define CONFIG_CMD_PART
130#define CONFIG_CMD_ASKENV
45776e36 131#define CONFIG_CMD_BOOTZ
3f53e619
DW
132#define CONFIG_CMD_I2C
133#define CONFIG_CMD_MMC
ed01e45c 134#define CONFIG_CMD_DHCP
3f53e619
DW
135#define CONFIG_CMD_PING
136#define CONFIG_CMD_MTDPARTS
ed01e45c 137
3f53e619 138/* I2C */
6789e84e
HS
139#define CONFIG_SYS_I2C
140#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
141#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
142#define CONFIG_SYS_I2C_OMAP34XX
ed01e45c 143
3f53e619 144/* Ethernet */
18a02e80
TR
145#define CONFIG_DRIVER_TI_EMAC
146#define CONFIG_DRIVER_TI_EMAC_USE_RMII
147#define CONFIG_MII
148#define CONFIG_BOOTP_DEFAULT
149#define CONFIG_BOOTP_DNS
150#define CONFIG_BOOTP_DNS2
151#define CONFIG_BOOTP_SEND_HOSTNAME
152#define CONFIG_NET_RETRY_COUNT 10
153
3f53e619
DW
154/* Board NAND Info. */
155#ifdef CONFIG_NAND
156#define CONFIG_NAND_OMAP_GPMC
157#define CONFIG_NAND_OMAP_GPMC_PREFETCH
158#define CONFIG_BCH
159#define CONFIG_CMD_UBI /* UBI-formated MTD partition support */
160#define CONFIG_CMD_UBIFS /* Read-only UBI volume operations */
161#define CONFIG_RBTREE /* required by CONFIG_CMD_UBI */
162#define CONFIG_LZO /* required by CONFIG_CMD_UBIFS */
ed01e45c
VH
163#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
164 /* to access nand */
165#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
166 /* to access */
167 /* nand at CS0 */
ed01e45c
VH
168#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
169 /* NAND devices */
3f53e619
DW
170#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
171#define CONFIG_SYS_NAND_5_ADDR_CYCLE
172#define CONFIG_SYS_NAND_PAGE_COUNT 64
173#define CONFIG_SYS_NAND_PAGE_SIZE 2048
174#define CONFIG_SYS_NAND_OOBSIZE 64
175#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
176#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
177#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, 10, \
178 11, 12, 13, 14, 16, 17, 18, 19, 20, \
179 21, 22, 23, 24, 25, 26, 27, 28, 30, \
180 31, 32, 33, 34, 35, 36, 37, 38, 39, \
181 40, 41, 42, 44, 45, 46, 47, 48, 49, \
182 50, 51, 52, 53, 54, 55, 56 }
183
184#define CONFIG_SYS_NAND_ECCSIZE 512
185#define CONFIG_SYS_NAND_ECCBYTES 13
186#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
187#define CONFIG_SYS_NAND_MAX_OOBFREE 2
188#define CONFIG_SYS_NAND_MAX_ECCPOS 56
189#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
190#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
191#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
192#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
193/* NAND block size is 128 KiB. Synchronize these values with
194 * corresponding Device Tree entries in Linux:
195 * MLO(SPL) 4 * NAND_BLOCK_SIZE = 512 KiB @ 0x000000
196 * U-Boot 15 * NAND_BLOCK_SIZE = 1920 KiB @ 0x080000
197 * U-Boot environment 2 * NAND_BLOCK_SIZE = 256 KiB @ 0x260000
198 * Kernel 64 * NAND_BLOCK_SIZE = 8 MiB @ 0x2A0000
199 * DTB 4 * NAND_BLOCK_SIZE = 512 KiB @ 0xAA0000
200 * RootFS Remaining Flash Space @ 0xB20000
201 */
202#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
203#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
204 "512k(MLO)," \
205 "1920k(u-boot)," \
206 "256k(u-boot-env)," \
207 "8m(kernel)," \
208 "512k(dtb)," \
209 "-(rootfs)"
210#else
211#define MTDIDS_DEFAULT
212#define MTDPARTS_DEFAULT
213#endif /* CONFIG_NAND */
ed01e45c
VH
214
215/* Environment information */
216#define CONFIG_BOOTDELAY 10
217
b3f44c21 218#define CONFIG_BOOTFILE "uImage"
ed01e45c
VH
219
220#define CONFIG_EXTRA_ENV_SETTINGS \
221 "loadaddr=0x82000000\0" \
49473ada 222 "console=ttyO2,115200n8\0" \
45776e36
DW
223 "fdtfile=am3517-evm.dtb\0" \
224 "fdtaddr=0x82C00000\0" \
225 "vram=16M\0" \
226 "bootenv=uEnv.txt\0" \
227 "cmdline=\0" \
228 "optargs=\0" \
3f53e619
DW
229 "mtdids=" MTDIDS_DEFAULT "\0" \
230 "mtdparts=" MTDPARTS_DEFAULT "\0" \
122e6e0a 231 "mmcdev=0\0" \
45776e36
DW
232 "mmcpart=1\0" \
233 "mmcroot=/dev/mmcblk0p2 rw\0" \
234 "mmcrootfstype=ext4 rootwait fixrtc\0" \
ed01e45c 235 "mmcargs=setenv bootargs console=${console} " \
3f53e619 236 "${mtdparts} " \
45776e36
DW
237 "${optargs} " \
238 "root=${mmcroot} " \
239 "rootfstype=${mmcrootfstype} " \
240 "${cmdline}\0" \
ed01e45c 241 "nandargs=setenv bootargs console=${console} " \
3f53e619
DW
242 "${mtdparts} " \
243 "${optargs} " \
244 "root=ubi0:rootfs rw ubi.mtd=rootfs " \
245 "rootfstype=ubifs rootwait " \
246 "${cmdline}\0" \
45776e36
DW
247 "loadbootenv=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootenv}\0"\
248 "importbootenv=echo Importing environment from mmc ...; " \
249 "env import -t ${loadaddr} ${filesize}\0" \
ed01e45c
VH
250 "bootscript=echo Running bootscript from mmc ...; " \
251 "source ${loadaddr}\0" \
45776e36
DW
252 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootfile}\0" \
253 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdtaddr} ${fdtfile}\0" \
ed01e45c
VH
254 "mmcboot=echo Booting from mmc ...; " \
255 "run mmcargs; " \
45776e36 256 "bootz ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
257 "nandboot=echo Booting from nand ...; " \
258 "run nandargs; " \
3f53e619
DW
259 "nand read ${loadaddr} 2a0000 800000; " \
260 "nand read ${fdtaddr} aa0000 80000; " \
261 "bootm ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
262
263#define CONFIG_BOOTCOMMAND \
66968110 264 "mmc dev ${mmcdev}; if mmc rescan; then " \
45776e36
DW
265 "echo SD/MMC found on device $mmcdev; " \
266 "if run loadbootenv; then " \
267 "run importbootenv; " \
268 "fi; " \
269 "echo Checking if uenvcmd is set ...; " \
270 "if test -n $uenvcmd; then " \
271 "echo Running uenvcmd ...; " \
272 "run uenvcmd; " \
273 "fi; " \
274 "echo Running default loadimage ...; " \
275 "setenv bootfile zImage; " \
276 "if run loadimage; then " \
277 "run loadfdt; " \
278 "run mmcboot; " \
ed01e45c
VH
279 "fi; " \
280 "else run nandboot; fi"
281
3f53e619
DW
282/* Miscellaneous configurable options */
283#define CONFIG_AUTO_COMPLETE
284#define CONFIG_CMDLINE_EDITING
285#define CONFIG_VERSION_VARIABLE
286#define CONFIG_SYS_LONGHELP
3f53e619
DW
287#define CONFIG_PARTITION_UUIDS
288
289/* We set the max number of command args high to avoid HUSH bugs. */
290#define CONFIG_SYS_MAXARGS 64
291
292/* Console I/O Buffer Size */
293#define CONFIG_SYS_CBSIZE 512
ed01e45c 294/* Print Buffer Size */
3f53e619
DW
295#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
296 + sizeof(CONFIG_SYS_PROMPT) + 16)
ed01e45c 297/* Boot Argument Buffer Size */
3f53e619
DW
298#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
299
ed01e45c
VH
300/* memtest works on */
301#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
302#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
303 0x01F00000) /* 31MB */
304
305#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
306 /* address */
307
308/*
309 * AM3517 has 12 GP timers, they can be driven by the system clock
310 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
311 * This rate is divided by a local divisor.
312 */
313#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
314#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
ed01e45c 315
3f53e619
DW
316/* Physical Memory Map */
317#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
318#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
319#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
320#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
321#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
322#define CONFIG_SYS_INIT_RAM_SIZE 0x800
323#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
324 CONFIG_SYS_INIT_RAM_SIZE - \
325 GENERATED_GBL_DATA_SIZE)
ed01e45c 326
3f53e619 327/* FLASH and environment organization */
ed01e45c
VH
328
329/* **** PISMO SUPPORT *** */
ed01e45c
VH
330#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
331 /* on one chip */
332#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
333#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
334
3f53e619 335#if defined(CONFIG_NAND)
222a3113 336#define CONFIG_SYS_FLASH_BASE NAND_BASE
6cbec7b3 337#endif
ed01e45c
VH
338
339/* Monitor at start of flash */
340#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
341
6cbec7b3 342#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
3f53e619
DW
343#define CONFIG_ENV_SIZE CONFIG_SYS_ENV_SECT_SIZE
344#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
6cbec7b3
LC
345#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
346#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
3f53e619 347#define CONFIG_ENV_IS_IN_NAND
5059a2a4
TR
348
349/* Defines for SPL */
47f7bcae 350#define CONFIG_SPL_FRAMEWORK
d7cb93b2 351#define CONFIG_SPL_BOARD_INIT
5059a2a4 352#define CONFIG_SPL_NAND_SIMPLE
138daa7b
DW
353#define CONFIG_SPL_TEXT_BASE 0x40200000
354#define CONFIG_SPL_MAX_SIZE (64 * 1024)
5059a2a4
TR
355
356#define CONFIG_SPL_BSS_START_ADDR 0x80000000
357#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
358
359#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
360#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
e2ccdf89 361#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
3f53e619 362#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
5059a2a4
TR
363
364#define CONFIG_SPL_LIBCOMMON_SUPPORT
365#define CONFIG_SPL_LIBDISK_SUPPORT
366#define CONFIG_SPL_I2C_SUPPORT
367#define CONFIG_SPL_LIBGENERIC_SUPPORT
368#define CONFIG_SPL_MMC_SUPPORT
369#define CONFIG_SPL_FAT_SUPPORT
370#define CONFIG_SPL_SERIAL_SUPPORT
371#define CONFIG_SPL_NAND_SUPPORT
6f2f01b9
SW
372#define CONFIG_SPL_NAND_BASE
373#define CONFIG_SPL_NAND_DRIVERS
374#define CONFIG_SPL_NAND_ECC
3f53e619 375#define CONFIG_SPL_MTD_SUPPORT
5059a2a4
TR
376#define CONFIG_SPL_POWER_SUPPORT
377#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
378
ed01e45c 379#endif /* __CONFIG_H */