]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/am3517_evm.h
configs: Migrate RBTREE, LZO, CMD_MTDPARTS, CMD_UBI and CMD_UBIFS
[people/ms/u-boot.git] / include / configs / am3517_evm.h
CommitLineData
ed01e45c
VH
1/*
2 * am3517_evm.h - Default configuration for AM3517 EVM board.
3 *
4 * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5 *
6 * Based on omap3_evm_config.h
7 *
8 * Copyright (C) 2010 Texas Instruments Incorporated
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
ed01e45c
VH
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
3f53e619
DW
16#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
17
1a5038ca 18#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
ed01e45c 19
3f53e619
DW
20/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x80100000
27#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
28#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
29
ed01e45c 30#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 31#include <asm/arch/omap.h>
ed01e45c 32
3f53e619
DW
33#define CONFIG_MISC_INIT_R
34#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS
36#define CONFIG_INITRD_TAG
37#define CONFIG_REVISION_TAG
ed01e45c
VH
38
39/* Clock Defines */
40#define V_OSCK 26000000 /* Clock output from T2 */
41#define V_SCLK (V_OSCK >> 1)
42
3f53e619
DW
43/* Size of malloc() pool */
44#define CONFIG_SYS_MALLOC_LEN (16 << 20)
ed01e45c 45
3f53e619 46/* Hardware drivers */
ed01e45c 47
3f53e619 48/* NS16550 Configuration */
ed01e45c 49#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
ed01e45c
VH
50#define CONFIG_SYS_NS16550_SERIAL
51#define CONFIG_SYS_NS16550_REG_SIZE (-4)
52#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
53
3f53e619 54/* select serial console configuration */
ed01e45c
VH
55#define CONFIG_CONS_INDEX 3
56#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
57#define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
58
59/* allow to overwrite serial and ethaddr */
60#define CONFIG_ENV_OVERWRITE
ed01e45c
VH
61#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
62 115200}
3f53e619 63
7dc27b05
AKG
64/*
65 * USB configuration
95de1e2f
PK
66 * Enable CONFIG_USB_MUSB_HOST for Host functionalities MSC, keyboard
67 * Enable CONFIG_USB_MUSB_GADGET for Device functionalities.
7dc27b05 68 */
88919ff7 69#define CONFIG_USB_MUSB_AM35X
95de1e2f 70#define CONFIG_USB_MUSB_PIO_ONLY
7dc27b05 71
88919ff7 72#ifdef CONFIG_USB_MUSB_AM35X
7dc27b05 73
95de1e2f 74#ifdef CONFIG_USB_MUSB_HOST
7dc27b05 75
7dc27b05
AKG
76#ifdef CONFIG_USB_KEYBOARD
77#define CONFIG_SYS_USB_EVENT_POLL
78#define CONFIG_PREBOOT "usb start"
79#endif /* CONFIG_USB_KEYBOARD */
80
95de1e2f 81#endif /* CONFIG_USB_MUSB_HOST */
88919ff7 82
95de1e2f 83#ifdef CONFIG_USB_MUSB_GADGET
88919ff7
IY
84#define CONFIG_USB_ETHER
85#define CONFIG_USB_ETH_RNDIS
95de1e2f 86#endif /* CONFIG_USB_MUSB_GADGET */
88919ff7
IY
87
88#endif /* CONFIG_USB_MUSB_AM35X */
7dc27b05 89
ed01e45c 90/* commands to include */
3f53e619 91#define CONFIG_CMD_NAND
ed01e45c 92
3f53e619 93/* I2C */
6789e84e
HS
94#define CONFIG_SYS_I2C
95#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
96#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
97#define CONFIG_SYS_I2C_OMAP34XX
ed01e45c 98
3f53e619 99/* Ethernet */
18a02e80
TR
100#define CONFIG_DRIVER_TI_EMAC
101#define CONFIG_DRIVER_TI_EMAC_USE_RMII
102#define CONFIG_MII
103#define CONFIG_BOOTP_DEFAULT
104#define CONFIG_BOOTP_DNS
105#define CONFIG_BOOTP_DNS2
106#define CONFIG_BOOTP_SEND_HOSTNAME
107#define CONFIG_NET_RETRY_COUNT 10
108
3f53e619
DW
109/* Board NAND Info. */
110#ifdef CONFIG_NAND
111#define CONFIG_NAND_OMAP_GPMC
112#define CONFIG_NAND_OMAP_GPMC_PREFETCH
113#define CONFIG_BCH
ed01e45c
VH
114#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
115 /* to access nand */
116#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
117 /* to access */
118 /* nand at CS0 */
ed01e45c
VH
119#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
120 /* NAND devices */
3f53e619
DW
121#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
122#define CONFIG_SYS_NAND_5_ADDR_CYCLE
123#define CONFIG_SYS_NAND_PAGE_COUNT 64
124#define CONFIG_SYS_NAND_PAGE_SIZE 2048
125#define CONFIG_SYS_NAND_OOBSIZE 64
126#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
127#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
128#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, 10, \
129 11, 12, 13, 14, 16, 17, 18, 19, 20, \
130 21, 22, 23, 24, 25, 26, 27, 28, 30, \
131 31, 32, 33, 34, 35, 36, 37, 38, 39, \
132 40, 41, 42, 44, 45, 46, 47, 48, 49, \
133 50, 51, 52, 53, 54, 55, 56 }
134
135#define CONFIG_SYS_NAND_ECCSIZE 512
136#define CONFIG_SYS_NAND_ECCBYTES 13
137#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
138#define CONFIG_SYS_NAND_MAX_OOBFREE 2
139#define CONFIG_SYS_NAND_MAX_ECCPOS 56
140#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
141#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
142#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
143#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
144/* NAND block size is 128 KiB. Synchronize these values with
145 * corresponding Device Tree entries in Linux:
146 * MLO(SPL) 4 * NAND_BLOCK_SIZE = 512 KiB @ 0x000000
147 * U-Boot 15 * NAND_BLOCK_SIZE = 1920 KiB @ 0x080000
148 * U-Boot environment 2 * NAND_BLOCK_SIZE = 256 KiB @ 0x260000
149 * Kernel 64 * NAND_BLOCK_SIZE = 8 MiB @ 0x2A0000
150 * DTB 4 * NAND_BLOCK_SIZE = 512 KiB @ 0xAA0000
151 * RootFS Remaining Flash Space @ 0xB20000
152 */
153#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
154#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
155 "512k(MLO)," \
156 "1920k(u-boot)," \
157 "256k(u-boot-env)," \
158 "8m(kernel)," \
159 "512k(dtb)," \
160 "-(rootfs)"
161#else
162#define MTDIDS_DEFAULT
163#define MTDPARTS_DEFAULT
164#endif /* CONFIG_NAND */
ed01e45c
VH
165
166/* Environment information */
ed01e45c 167
b3f44c21 168#define CONFIG_BOOTFILE "uImage"
ed01e45c
VH
169
170#define CONFIG_EXTRA_ENV_SETTINGS \
171 "loadaddr=0x82000000\0" \
49473ada 172 "console=ttyO2,115200n8\0" \
45776e36
DW
173 "fdtfile=am3517-evm.dtb\0" \
174 "fdtaddr=0x82C00000\0" \
175 "vram=16M\0" \
176 "bootenv=uEnv.txt\0" \
177 "cmdline=\0" \
178 "optargs=\0" \
3f53e619
DW
179 "mtdids=" MTDIDS_DEFAULT "\0" \
180 "mtdparts=" MTDPARTS_DEFAULT "\0" \
122e6e0a 181 "mmcdev=0\0" \
45776e36
DW
182 "mmcpart=1\0" \
183 "mmcroot=/dev/mmcblk0p2 rw\0" \
184 "mmcrootfstype=ext4 rootwait fixrtc\0" \
ed01e45c 185 "mmcargs=setenv bootargs console=${console} " \
3f53e619 186 "${mtdparts} " \
45776e36
DW
187 "${optargs} " \
188 "root=${mmcroot} " \
189 "rootfstype=${mmcrootfstype} " \
190 "${cmdline}\0" \
ed01e45c 191 "nandargs=setenv bootargs console=${console} " \
3f53e619
DW
192 "${mtdparts} " \
193 "${optargs} " \
194 "root=ubi0:rootfs rw ubi.mtd=rootfs " \
195 "rootfstype=ubifs rootwait " \
196 "${cmdline}\0" \
45776e36
DW
197 "loadbootenv=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootenv}\0"\
198 "importbootenv=echo Importing environment from mmc ...; " \
199 "env import -t ${loadaddr} ${filesize}\0" \
ed01e45c
VH
200 "bootscript=echo Running bootscript from mmc ...; " \
201 "source ${loadaddr}\0" \
45776e36
DW
202 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootfile}\0" \
203 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdtaddr} ${fdtfile}\0" \
ed01e45c
VH
204 "mmcboot=echo Booting from mmc ...; " \
205 "run mmcargs; " \
45776e36 206 "bootz ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
207 "nandboot=echo Booting from nand ...; " \
208 "run nandargs; " \
3f53e619
DW
209 "nand read ${loadaddr} 2a0000 800000; " \
210 "nand read ${fdtaddr} aa0000 80000; " \
211 "bootm ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
212
213#define CONFIG_BOOTCOMMAND \
66968110 214 "mmc dev ${mmcdev}; if mmc rescan; then " \
45776e36
DW
215 "echo SD/MMC found on device $mmcdev; " \
216 "if run loadbootenv; then " \
217 "run importbootenv; " \
218 "fi; " \
219 "echo Checking if uenvcmd is set ...; " \
220 "if test -n $uenvcmd; then " \
221 "echo Running uenvcmd ...; " \
222 "run uenvcmd; " \
223 "fi; " \
224 "echo Running default loadimage ...; " \
225 "setenv bootfile zImage; " \
226 "if run loadimage; then " \
227 "run loadfdt; " \
228 "run mmcboot; " \
ed01e45c
VH
229 "fi; " \
230 "else run nandboot; fi"
231
3f53e619
DW
232/* Miscellaneous configurable options */
233#define CONFIG_AUTO_COMPLETE
234#define CONFIG_CMDLINE_EDITING
3f53e619 235#define CONFIG_SYS_LONGHELP
3f53e619
DW
236
237/* We set the max number of command args high to avoid HUSH bugs. */
238#define CONFIG_SYS_MAXARGS 64
239
240/* Console I/O Buffer Size */
241#define CONFIG_SYS_CBSIZE 512
ed01e45c 242/* Print Buffer Size */
3f53e619
DW
243#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
244 + sizeof(CONFIG_SYS_PROMPT) + 16)
ed01e45c 245/* Boot Argument Buffer Size */
3f53e619
DW
246#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
247
ed01e45c
VH
248/* memtest works on */
249#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
250#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
251 0x01F00000) /* 31MB */
252
253#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
254 /* address */
255
256/*
257 * AM3517 has 12 GP timers, they can be driven by the system clock
258 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
259 * This rate is divided by a local divisor.
260 */
261#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
262#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
ed01e45c 263
3f53e619
DW
264/* Physical Memory Map */
265#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
266#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
267#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
268#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
269#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
270#define CONFIG_SYS_INIT_RAM_SIZE 0x800
271#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
272 CONFIG_SYS_INIT_RAM_SIZE - \
273 GENERATED_GBL_DATA_SIZE)
ed01e45c 274
3f53e619 275/* FLASH and environment organization */
ed01e45c
VH
276
277/* **** PISMO SUPPORT *** */
ed01e45c
VH
278#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
279 /* on one chip */
280#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
281#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
282
3f53e619 283#if defined(CONFIG_NAND)
222a3113 284#define CONFIG_SYS_FLASH_BASE NAND_BASE
6cbec7b3 285#endif
ed01e45c
VH
286
287/* Monitor at start of flash */
288#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
289
6cbec7b3 290#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
3f53e619
DW
291#define CONFIG_ENV_SIZE CONFIG_SYS_ENV_SECT_SIZE
292#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
6cbec7b3
LC
293#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
294#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
3f53e619 295#define CONFIG_ENV_IS_IN_NAND
5059a2a4
TR
296
297/* Defines for SPL */
47f7bcae 298#define CONFIG_SPL_FRAMEWORK
5059a2a4 299#define CONFIG_SPL_NAND_SIMPLE
138daa7b 300#define CONFIG_SPL_TEXT_BASE 0x40200000
fa2f81b0
TR
301#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
302 CONFIG_SPL_TEXT_BASE)
5059a2a4
TR
303
304#define CONFIG_SPL_BSS_START_ADDR 0x80000000
305#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
306
e2ccdf89 307#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
3f53e619 308#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
5059a2a4 309
6f2f01b9
SW
310#define CONFIG_SPL_NAND_BASE
311#define CONFIG_SPL_NAND_DRIVERS
312#define CONFIG_SPL_NAND_ECC
983e3700 313#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
5059a2a4 314
ed01e45c 315#endif /* __CONFIG_H */