]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ap325rxa.h
Merge git://www.denx.de/git/u-boot-imx
[people/ms/u-boot.git] / include / configs / ap325rxa.h
CommitLineData
6f0da497
NI
1/*
2 * Configuation settings for the Renesas Solutions AP-325RXA board
3 *
4 * Copyright (C) 2008 Renesas Solutions Corp.
5 * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
6f0da497
NI
8 */
9
10#ifndef __AP325RXA_H
11#define __AP325RXA_H
12
6f0da497
NI
13#define CONFIG_CPU_SH7723 1
14#define CONFIG_AP325RXA 1
15
18a40e84 16#define CONFIG_DISPLAY_BOARDINFO
6f0da497
NI
17#undef CONFIG_SHOW_BOOT_PROGRESS
18
19/* SMC9118 */
736fead8
BW
20#define CONFIG_SMC911X 1
21#define CONFIG_SMC911X_32_BIT 1
22#define CONFIG_SMC911X_BASE 0xB6080000
6f0da497
NI
23
24/* MEMORY */
25#define AP325RXA_SDRAM_BASE (0x88000000)
26#define AP325RXA_FLASH_BASE_1 (0xA0000000)
27#define AP325RXA_FLASH_BANK_SIZE (128 * 1024 * 1024)
28
db68b703
NI
29#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
30
6f0da497 31/* undef to save memory */
6d0f6bcf 32#define CONFIG_SYS_LONGHELP
6f0da497 33/* Monitor Command Prompt */
6f0da497 34/* Buffer size for input from the Console */
6d0f6bcf 35#define CONFIG_SYS_CBSIZE 256
6f0da497 36/* Buffer size for Console output */
6d0f6bcf 37#define CONFIG_SYS_PBSIZE 256
6f0da497 38/* max args accepted for monitor commands */
6d0f6bcf 39#define CONFIG_SYS_MAXARGS 16
6f0da497 40/* Buffer size for Boot Arguments passed to kernel */
6d0f6bcf 41#define CONFIG_SYS_BARGSIZE 512
6f0da497 42/* List of legal baudrate settings for this board */
6d0f6bcf 43#define CONFIG_SYS_BAUDRATE_TABLE { 38400 }
6f0da497
NI
44
45/* SCIF */
6f0da497
NI
46#define CONFIG_SCIF_A 1 /* SH7723 has SCIF and SCIFA */
47#define CONFIG_CONS_SCIF5 1
48
49/* Suppress display of console information at boot */
6f0da497 50
6d0f6bcf
JCPV
51#define CONFIG_SYS_MEMTEST_START (AP325RXA_SDRAM_BASE)
52#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
6f0da497
NI
53
54/* Enable alternate, more extensive, memory test */
6d0f6bcf 55#undef CONFIG_SYS_ALT_MEMTEST
6f0da497 56/* Scratch address used by the alternate memory test */
6d0f6bcf 57#undef CONFIG_SYS_MEMTEST_SCRATCH
6f0da497
NI
58
59/* Enable temporary baudrate change while serial download */
6d0f6bcf 60#undef CONFIG_SYS_LOADS_BAUD_CHANGE
6f0da497 61
6d0f6bcf 62#define CONFIG_SYS_SDRAM_BASE (AP325RXA_SDRAM_BASE)
6f0da497 63/* maybe more, but if so u-boot doesn't know about it... */
6d0f6bcf 64#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
6f0da497 65/* default load address for scripts ?!? */
6d0f6bcf 66#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
6f0da497
NI
67
68/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf 69#define CONFIG_SYS_MONITOR_BASE (AP325RXA_FLASH_BASE_1)
6f0da497 70/* Monitor size */
6d0f6bcf 71#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
6f0da497 72/* Size of DRAM reserved for malloc() use */
6d0f6bcf 73#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 74#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
6f0da497
NI
75
76/* FLASH */
77#define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
78#define CONFIG_SYS_FLASH_CFI
79#undef CONFIG_SYS_FLASH_QUIET_TEST
6f0da497 80/* print 'E' for empty sector on flinfo */
6d0f6bcf 81#define CONFIG_SYS_FLASH_EMPTY_INFO
6f0da497 82/* Physical start address of Flash memory */
6d0f6bcf 83#define CONFIG_SYS_FLASH_BASE (AP325RXA_FLASH_BASE_1)
6f0da497 84/* Max number of sectors on each Flash chip */
6d0f6bcf 85#define CONFIG_SYS_MAX_FLASH_SECT 512
6f0da497
NI
86
87/*
88 * IDE support
89 */
90#define CONFIG_IDE_RESET 1
6d0f6bcf
JCPV
91#define CONFIG_SYS_PIO_MODE 1
92#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
93#define CONFIG_SYS_IDE_MAXDEVICE 1
94#define CONFIG_SYS_ATA_BASE_ADDR 0xB4180000
95#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
96#define CONFIG_SYS_ATA_DATA_OFFSET 0x200 /* data reg offset */
97#define CONFIG_SYS_ATA_REG_OFFSET 0x200 /* reg offset */
98#define CONFIG_SYS_ATA_ALT_OFFSET 0x210 /* alternate register offset */
f2a37fcd 99#define CONFIG_IDE_SWAP_IO
6f0da497
NI
100
101/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
6d0f6bcf
JCPV
102#define CONFIG_SYS_MAX_FLASH_BANKS 1
103#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * AP325RXA_FLASH_BANK_SIZE)}
6f0da497
NI
104
105/* Timeout for Flash erase operations (in ms) */
6d0f6bcf 106#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
6f0da497 107/* Timeout for Flash write operations (in ms) */
6d0f6bcf 108#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
6f0da497 109/* Timeout for Flash set sector lock bit operations (in ms) */
6d0f6bcf 110#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
6f0da497 111/* Timeout for Flash clear lock bit operations (in ms) */
6d0f6bcf 112#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
6f0da497
NI
113
114/*
115 * Use hardware flash sectors protection instead
116 * of U-Boot software protection
117 */
6d0f6bcf
JCPV
118#undef CONFIG_SYS_FLASH_PROTECTION
119#undef CONFIG_SYS_DIRECT_FLASH_TFTP
6f0da497
NI
120
121/* ENV setting */
6f0da497 122#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
123#define CONFIG_ENV_SECT_SIZE (128 * 1024)
124#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
125#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
126/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
127#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
0e8d1586 128#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
6f0da497
NI
129
130/* Board Clock */
131#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
132#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
133#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 134#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
6f0da497
NI
135
136#endif /* __AP325RXA_H */