]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ap325rxa.h
configs: Migrate CONFIG_SYS_TEXT_BASE
[people/ms/u-boot.git] / include / configs / ap325rxa.h
CommitLineData
6f0da497
NI
1/*
2 * Configuation settings for the Renesas Solutions AP-325RXA board
3 *
4 * Copyright (C) 2008 Renesas Solutions Corp.
5 * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
6f0da497
NI
8 */
9
10#ifndef __AP325RXA_H
11#define __AP325RXA_H
12
6f0da497 13#define CONFIG_CPU_SH7723 1
6f0da497 14
18a40e84 15#define CONFIG_DISPLAY_BOARDINFO
6f0da497
NI
16#undef CONFIG_SHOW_BOOT_PROGRESS
17
6f0da497
NI
18/* MEMORY */
19#define AP325RXA_SDRAM_BASE (0x88000000)
20#define AP325RXA_FLASH_BASE_1 (0xA0000000)
21#define AP325RXA_FLASH_BANK_SIZE (128 * 1024 * 1024)
22
23/* undef to save memory */
6d0f6bcf 24#define CONFIG_SYS_LONGHELP
6f0da497 25/* Monitor Command Prompt */
6f0da497 26/* Buffer size for Console output */
6d0f6bcf 27#define CONFIG_SYS_PBSIZE 256
6f0da497 28/* List of legal baudrate settings for this board */
6d0f6bcf 29#define CONFIG_SYS_BAUDRATE_TABLE { 38400 }
6f0da497
NI
30
31/* SCIF */
6f0da497
NI
32#define CONFIG_SCIF_A 1 /* SH7723 has SCIF and SCIFA */
33#define CONFIG_CONS_SCIF5 1
34
35/* Suppress display of console information at boot */
6f0da497 36
6d0f6bcf
JCPV
37#define CONFIG_SYS_MEMTEST_START (AP325RXA_SDRAM_BASE)
38#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
6f0da497
NI
39
40/* Enable alternate, more extensive, memory test */
6d0f6bcf 41#undef CONFIG_SYS_ALT_MEMTEST
6f0da497 42/* Scratch address used by the alternate memory test */
6d0f6bcf 43#undef CONFIG_SYS_MEMTEST_SCRATCH
6f0da497
NI
44
45/* Enable temporary baudrate change while serial download */
6d0f6bcf 46#undef CONFIG_SYS_LOADS_BAUD_CHANGE
6f0da497 47
6d0f6bcf 48#define CONFIG_SYS_SDRAM_BASE (AP325RXA_SDRAM_BASE)
6f0da497 49/* maybe more, but if so u-boot doesn't know about it... */
6d0f6bcf 50#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
6f0da497 51/* default load address for scripts ?!? */
6d0f6bcf 52#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
6f0da497
NI
53
54/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf 55#define CONFIG_SYS_MONITOR_BASE (AP325RXA_FLASH_BASE_1)
6f0da497 56/* Monitor size */
6d0f6bcf 57#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
6f0da497 58/* Size of DRAM reserved for malloc() use */
6d0f6bcf 59#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 60#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
6f0da497
NI
61
62/* FLASH */
63#define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
64#define CONFIG_SYS_FLASH_CFI
65#undef CONFIG_SYS_FLASH_QUIET_TEST
6f0da497 66/* print 'E' for empty sector on flinfo */
6d0f6bcf 67#define CONFIG_SYS_FLASH_EMPTY_INFO
6f0da497 68/* Physical start address of Flash memory */
6d0f6bcf 69#define CONFIG_SYS_FLASH_BASE (AP325RXA_FLASH_BASE_1)
6f0da497 70/* Max number of sectors on each Flash chip */
6d0f6bcf 71#define CONFIG_SYS_MAX_FLASH_SECT 512
6f0da497
NI
72
73/*
74 * IDE support
75 */
76#define CONFIG_IDE_RESET 1
6d0f6bcf
JCPV
77#define CONFIG_SYS_PIO_MODE 1
78#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
79#define CONFIG_SYS_IDE_MAXDEVICE 1
80#define CONFIG_SYS_ATA_BASE_ADDR 0xB4180000
81#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
82#define CONFIG_SYS_ATA_DATA_OFFSET 0x200 /* data reg offset */
83#define CONFIG_SYS_ATA_REG_OFFSET 0x200 /* reg offset */
84#define CONFIG_SYS_ATA_ALT_OFFSET 0x210 /* alternate register offset */
f2a37fcd 85#define CONFIG_IDE_SWAP_IO
6f0da497
NI
86
87/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
6d0f6bcf
JCPV
88#define CONFIG_SYS_MAX_FLASH_BANKS 1
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * AP325RXA_FLASH_BANK_SIZE)}
6f0da497
NI
90
91/* Timeout for Flash erase operations (in ms) */
6d0f6bcf 92#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
6f0da497 93/* Timeout for Flash write operations (in ms) */
6d0f6bcf 94#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
6f0da497 95/* Timeout for Flash set sector lock bit operations (in ms) */
6d0f6bcf 96#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
6f0da497 97/* Timeout for Flash clear lock bit operations (in ms) */
6d0f6bcf 98#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
6f0da497
NI
99
100/*
101 * Use hardware flash sectors protection instead
102 * of U-Boot software protection
103 */
6d0f6bcf
JCPV
104#undef CONFIG_SYS_FLASH_PROTECTION
105#undef CONFIG_SYS_DIRECT_FLASH_TFTP
6f0da497
NI
106
107/* ENV setting */
6f0da497 108#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
109#define CONFIG_ENV_SECT_SIZE (128 * 1024)
110#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
111#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
112/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
113#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
0e8d1586 114#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
6f0da497
NI
115
116/* Board Clock */
117#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
118#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
119#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 120#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
6f0da497
NI
121
122#endif /* __AP325RXA_H */