]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/bf527-ad7160-eval.h
sf: Move SPI flash drivers to defconfig
[people/ms/u-boot.git] / include / configs / bf527-ad7160-eval.h
CommitLineData
37aac2d3
MH
1/*
2 * U-boot - Configuration file for BF527 AD7160-EVAL board
3 */
4
5#ifndef __CONFIG_BF527_AD7160_EVAL_H__
6#define __CONFIG_BF527_AD7160_EVAL_H__
7
8#include <asm/config-pre.h>
9
10
11/*
12 * Processor Settings
13 */
fbcf8e8c 14#define CONFIG_BFIN_CPU bf527-0.2
37aac2d3
MH
15#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
16
17
18/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 24000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
33#define CONFIG_VCO_MULT 25
34/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 5
40
41
42/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 10
46#define CONFIG_MEM_SIZE 64
47
48#define CONFIG_EBIU_SDRRC_VAL 0x03F6
49#define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
50
51#define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
52#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
53#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
54
55#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
56#define CONFIG_SYS_MALLOC_LEN (640 * 1024)
57
58
59/*
60 * NAND Settings
61 * (can't be used same time as ethernet)
62 */
63#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
64# define CONFIG_BFIN_NFC
65# define CONFIG_BFIN_NFC_BOOTROM_ECC
66#endif
67#ifdef CONFIG_BFIN_NFC
68#define CONFIG_BFIN_NFC_CTL_VAL 0x0033
69#define CONFIG_DRIVER_NAND_BFIN
70#define CONFIG_SYS_NAND_BASE 0 /* not actually used */
71#define CONFIG_SYS_MAX_NAND_DEVICE 1
37aac2d3
MH
72#endif
73
74
75/*
76 * Flash Settings
77 */
78#define CONFIG_FLASH_CFI_DRIVER
79#define CONFIG_SYS_FLASH_BASE 0x20000000
80#define CONFIG_SYS_FLASH_CFI
81#define CONFIG_SYS_FLASH_PROTECTION
82#define CONFIG_SYS_MAX_FLASH_BANKS 1
83#define CONFIG_SYS_MAX_FLASH_SECT 259
84
85
86/*
87 * SPI Settings
88 */
89#define CONFIG_BFIN_SPI
90#define CONFIG_ENV_SPI_MAX_HZ 30000000
91#define CONFIG_SF_DEFAULT_SPEED 30000000
37aac2d3
MH
92
93
94/*
95 * Env Storage Settings
96 */
97#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
98#define CONFIG_ENV_IS_IN_SPI_FLASH
99#define CONFIG_ENV_OFFSET 0x10000
100#define CONFIG_ENV_SIZE 0x2000
101#define CONFIG_ENV_SECT_SIZE 0x10000
102#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
103#elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
104#define CONFIG_ENV_IS_IN_NAND
105#define CONFIG_ENV_OFFSET 0x40000
106#define CONFIG_ENV_SIZE 0x20000
107#else
108#define CONFIG_ENV_IS_IN_FLASH
109#define CONFIG_ENV_OFFSET 0x4000
110#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
111#define CONFIG_ENV_SIZE 0x2000
112#define CONFIG_ENV_SECT_SIZE 0x2000
113#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
114#endif
115
116
117/*
118 * I2C Settings
119 */
c469703b 120#define CONFIG_SYS_I2C
fea9b69a 121#define CONFIG_SYS_I2C_ADI
37aac2d3
MH
122
123
124/*
125 * SPI_MMC Settings
126 */
127#define CONFIG_MMC
14dda9df
MF
128#define CONFIG_GENERIC_MMC
129#define CONFIG_MMC_SPI
37aac2d3
MH
130
131
132/*
133 * Misc Settings
134 */
135#define CONFIG_MISC_INIT_R
136#define CONFIG_UART_CONSOLE 0
37aac2d3
MH
137
138/*
139 * Pull in common ADI header for remaining command/environment setup
140 */
141#include <configs/bfin_adi_common.h>
142
143#endif