]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/blackstamp.h
configs: Re-sync with cmd/Kconfig
[people/ms/u-boot.git] / include / configs / blackstamp.h
CommitLineData
3088189a 1/*
a187559e 2 * U-Boot - Configuration file for BlackStamp board
3088189a
MF
3 * Configuration by Ben Matthews for UR LLE using bf533-stamp.h
4 * as a template
5 * See http://blackfin.uclinux.org/gf/project/blackstamp/
6 */
7
8#ifndef __CONFIG_BLACKSTAMP_H__
9#define __CONFIG_BLACKSTAMP_H__
10
f348ab85 11#include <asm/config-pre.h>
3088189a
MF
12
13/*
14 * Debugging: Set these options if you're having problems
15 */
16/*
17 * #define CONFIG_DEBUG_EARLY_SERIAL
18 * #define DEBUG
19 * #define CONFIG_DEBUG_DUMP
20 * #define CONFIG_DEBUG_DUMP_SYMS
21*/
22#define CONFIG_PANIC_HANG 0
23
24/* CPU Options
25 * Be sure to set the Silicon Revision Correctly
26 */
fbcf8e8c 27#define CONFIG_BFIN_CPU bf532-0.5
3088189a
MF
28#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
29
30/*
31 * Board settings
32 */
7194ab80 33#define CONFIG_SMC91111 1
3088189a
MF
34#define CONFIG_SMC91111_BASE 0x20300300
35
36/* FLASH/ETHERNET uses the same address range
37 * Depending on what you have the CPLD doing
38 * this probably isn't needed
39 */
40#define SHARED_RESOURCES 1
41
42/* Is I2C bit-banged? */
3088189a
MF
43
44/*
45 * Clock Settings
46 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
47 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
48 */
49/* CONFIG_CLKIN_HZ is any value in Hz */
50#define CONFIG_CLKIN_HZ 25000000
51/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
52/* 1 = CLKIN / 2 */
53#define CONFIG_CLKIN_HALF 0
54/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
55/* 1 = bypass PLL */
56#define CONFIG_PLL_BYPASS 0
57/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
58/* Values can range from 0-63 (where 0 means 64) */
59#define CONFIG_VCO_MULT 16
60/* CCLK_DIV controls the core clock divider */
61/* Values can be 1, 2, 4, or 8 ONLY */
62#define CONFIG_CCLK_DIV 1
63/* SCLK_DIV controls the system clock divider */
64/* Values can range from 1-15 */
65#define CONFIG_SCLK_DIV 3
66
67/*
68 * Network settings
69 */
70
7194ab80 71#ifdef CONFIG_SMC91111
3088189a
MF
72#define CONFIG_IPADDR 192.168.0.15
73#define CONFIG_NETMASK 255.255.255.0
74#define CONFIG_GATEWAYIP 192.168.0.1
75#define CONFIG_SERVERIP 192.168.0.2
76#define CONFIG_HOSTNAME blackstamp
8b3637c6 77#define CONFIG_ROOTPATH "/checkout/uClinux-dist/romfs"
3088189a 78#define CONFIG_SYS_AUTOLOAD "no"
3088189a
MF
79#endif
80
81#define CONFIG_ENV_IS_IN_SPI_FLASH
f8bf54b4 82#define CONFIG_ENV_OFFSET 0x40000
3088189a
MF
83#define CONFIG_ENV_SIZE 0x2000
84#define CONFIG_ENV_SECT_SIZE 0x40000
3088189a
MF
85
86/*
87 * SDRAM settings & memory map
88 */
89
90#define CONFIG_MEM_SIZE 64 /* 128, 64, 32, 16 */
91#define CONFIG_MEM_ADD_WDTH 10 /* 8, 9, 10, 11 */
92
93#define CONFIG_SYS_MONITOR_LEN (256 << 10)
94#define CONFIG_SYS_MALLOC_LEN (384 << 10)
95
96/*
97 * Command settings
98 */
99
100#define CONFIG_SYS_LONGHELP 1
101#define CONFIG_CMDLINE_EDITING 1
102#define CONFIG_AUTO_COMPLETE 1
103#define CONFIG_ENV_OVERWRITE 1
104
3088189a 105#define CONFIG_CMD_BOOTLDR
3088189a
MF
106#define CONFIG_CMD_CPLBINFO
107#define CONFIG_CMD_DATE
3088189a
MF
108
109#define CONFIG_BOOTDELAY 5
110#define CONFIG_BOOTCOMMAND "run ramboot"
111#define CONFIG_BOOTARGS \
112 "root=/dev/mtdblock0 rw " \
5368c55d 113 "clkin_hz=" __stringify(CONFIG_CLKIN_HZ) " " \
3088189a
MF
114 "earlyprintk=" \
115 "serial," \
5368c55d
MV
116 "uart" __stringify(CONFIG_UART_CONSOLE) "," \
117 __stringify(CONFIG_BAUDRATE) " " \
118 "console=ttyBF0," __stringify(CONFIG_BAUDRATE)
3088189a
MF
119
120#if defined(CONFIG_CMD_NET)
121# if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
122# define UBOOT_ENV_FILE "u-boot.bin"
123# else
124# define UBOOT_ENV_FILE "u-boot.ldr"
125# endif
126# if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
127# ifdef CONFIG_SPI
128# define UBOOT_ENV_UPDATE \
129 "eeprom write $(loadaddr) 0x0 $(filesize)"
130# else
131# define UBOOT_ENV_UPDATE \
5368c55d 132 "sf probe " __stringify(BFIN_BOOT_SPI_SSEL) ";" \
3088189a
MF
133 "sf erase 0 0x40000;" \
134 "sf write $(loadaddr) 0 $(filesize)"
135# endif
136# else
137# define UBOOT_ENV_UPDATE \
138 "protect off 0x20000000 0x2003FFFF;" \
139 "erase 0x20000000 0x2003FFFF;" \
140 "cp.b $(loadaddr) 0x20000000 $(filesize)"
141# endif
142# define NETWORK_ENV_SETTINGS \
143 "ubootfile=" UBOOT_ENV_FILE "\0" \
144 "update=" \
145 "tftp $(loadaddr) $(ubootfile);" \
146 UBOOT_ENV_UPDATE \
147 "\0" \
148 "addip=set bootargs $(bootargs) " \
149 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):" \
150 "$(hostname):eth0:off" \
151 "\0" \
152 "ramargs=set bootargs " CONFIG_BOOTARGS "\0" \
153 "ramboot=" \
154 "tftp $(loadaddr) uImage;" \
155 "run ramargs;" \
156 "run addip;" \
157 "bootm" \
158 "\0" \
159 "nfsargs=set bootargs " \
160 "root=/dev/nfs rw " \
161 "nfsroot=$(serverip):$(rootpath),tcp,nfsvers=3" \
162 "\0" \
163 "nfsboot=" \
164 "tftp $(loadaddr) vmImage;" \
165 "run nfsargs;" \
166 "run addip;" \
167 "bootm" \
168 "\0"
169#else
170# define NETWORK_ENV_SETTINGS
171#endif
172
173/*
174 * Console settings
175 */
176#define CONFIG_BAUDRATE 57600
177#define CONFIG_LOADS_ECHO 1
178#define CONFIG_UART_CONSOLE 0
7a58eb96 179#define CONFIG_BFIN_SERIAL
3088189a
MF
180
181/*
182 * I2C settings
183 * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
184 * Located on the expansion connector on pins 86/85
185 * Note these pins are arbitrarily chosen because we aren't using
186 * them yet. You can (and probably should) change these values!
187 */
ea818dbb 188#ifdef CONFIG_SYS_I2C_SOFT
beb60e77
MF
189#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF9
190#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF8
90f002a9
MV
191#define CONFIG_SYS_I2C_SOFT_SPEED 50000
192#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
3088189a
MF
193#endif
194
195/*
196 * Miscellaneous configurable options
197 */
198#define CONFIG_RTC_BFIN 1
199
200/*
201 * Serial Flash Infomation
202 */
203#define CONFIG_BFIN_SPI
f8bf54b4
MF
204/* For the M25P64 SCK Should be Kept < 15Mhz */
205#define CONFIG_ENV_SPI_MAX_HZ 15000000
206#define CONFIG_SF_DEFAULT_SPEED 15000000
3088189a
MF
207
208/*
209 * FLASH organization and environment definitions
210 */
211
212#define CONFIG_EBIU_AMGCTL_VAL 0xFF
213#define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
214#define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
215#define CONFIG_EBIU_SDRRC_VAL 0x268
216#define CONFIG_EBIU_SDGCTL_VAL 0x911109
217
218/* Even though Rev C boards have Parallel Flash
219 * We aren't supporting it. Newer versions of the
220 * hardware don't support Parallel Flash at all.
221 */
222#define CONFIG_SYS_NO_FLASH
3088189a 223#undef CONFIG_CMD_JFFS2
3088189a 224
3088189a 225#endif