]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/canyonlands.h
powerpc: Permit device tree control of U-Boot (CONFIG_OF_CONTROL)
[people/ms/u-boot.git] / include / configs / canyonlands.h
CommitLineData
6983fe21
SR
1/*
2 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
6983fe21
SR
6 */
7
8/************************************************************************
9 * canyonlands.h - configuration for Canyonlands (460EX)
10 ***********************************************************************/
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*-----------------------------------------------------------------------
15 * High Level Configuration Options
16 *----------------------------------------------------------------------*/
f09f09d3
AG
17/*
18 * This config file is used for Canyonlands (460EX) Glacier (460GT)
19 * and Arches dual (460GT)
20 */
21#ifdef CONFIG_CANYONLANDS
22#define CONFIG_460EX 1 /* Specific PPC460EX */
23#define CONFIG_HOSTNAME canyonlands
24#else
4c9e8557 25#define CONFIG_460GT 1 /* Specific PPC460GT */
f09f09d3 26#ifdef CONFIG_GLACIER
490f2040 27#define CONFIG_HOSTNAME glacier
4c9e8557 28#else
f09f09d3
AG
29#define CONFIG_HOSTNAME arches
30#define CONFIG_USE_NETDEV eth1
31#define CONFIG_BD_NUM_CPUS 2
4c9e8557 32#endif
f09f09d3
AG
33#endif
34
6983fe21 35#define CONFIG_440 1
6983fe21 36
2ae18241
WD
37#ifndef CONFIG_SYS_TEXT_BASE
38#define CONFIG_SYS_TEXT_BASE 0xFFF80000
39#endif
40
490f2040
SR
41/*
42 * Include common defines/options for all AMCC eval boards
43 */
44#include "amcc-common.h"
45
6983fe21
SR
46#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
47
48#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
49#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
50#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
cc8e839a 51#define CONFIG_BOARD_TYPES 1 /* support board types */
6983fe21
SR
52
53/*-----------------------------------------------------------------------
54 * Base addresses -- Note these are effective addresses where the
55 * actual resources get mapped (not physical addresses)
56 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
57#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
58#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
59#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
6983fe21 60
6d0f6bcf
JCPV
61#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
62#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
63#define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
6983fe21 64
6d0f6bcf
JCPV
65#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
66#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
67#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
68#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
6983fe21 69
17a68444
RS
70/*
71 * BCSR bits as defined in the Canyonlands board user manual.
72 */
73#define BCSR_USBCTRL_OTG_RST 0x32
74#define BCSR_USBCTRL_HOST_RST 0x01
75#define BCSR_SELECT_PCIE 0x10
76
6d0f6bcf 77#define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
6983fe21
SR
78
79/* base address of inbound PCIe window */
6d0f6bcf 80#define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
6983fe21
SR
81
82/* EBC stuff */
f09f09d3 83#if !defined(CONFIG_ARCHES)
6d0f6bcf 84#define CONFIG_SYS_BCSR_BASE 0xE1000000
f09f09d3
AG
85#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
86#define CONFIG_SYS_FLASH_SIZE (64 << 20)
87#else
88#define CONFIG_SYS_FPGA_BASE 0xE1000000
89#define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
90#define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
91#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
92#define CONFIG_SYS_FLASH_SIZE (32 << 20)
93#endif
94
95#define CONFIG_SYS_NAND_ADDR 0xE0000000
96#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
6d0f6bcf
JCPV
97#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
98#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
f09f09d3
AG
99#define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
100 (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
6983fe21 101
ddf45cc7 102#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
6d0f6bcf 103#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
bf560807 104#define CONFIG_SYS_SRAM_SIZE (256 << 10)
6d0f6bcf 105#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
6983fe21 106
6d0f6bcf 107#define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
41712b4e 108
6983fe21
SR
109/*-----------------------------------------------------------------------
110 * Initial RAM & stack pointer (placed in OCM)
111 *----------------------------------------------------------------------*/
6d0f6bcf 112#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
553f0982 113#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
25ddd1fb 114#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 115#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
6983fe21
SR
116
117/*-----------------------------------------------------------------------
118 * Serial Port
119 *----------------------------------------------------------------------*/
550650dd 120#define CONFIG_CONS_INDEX 1 /* Use UART0 */
6983fe21 121
6983fe21
SR
122/*-----------------------------------------------------------------------
123 * Environment
124 *----------------------------------------------------------------------*/
125/*
126 * Define here the location of the environment variables (FLASH).
127 */
5a1aceb0 128#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
26d37f00 129#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
6d0f6bcf 130#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
6983fe21
SR
131
132/*-----------------------------------------------------------------------
133 * FLASH related
134 *----------------------------------------------------------------------*/
6d0f6bcf 135#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 136#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
6d0f6bcf 137#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
6983fe21 138
6d0f6bcf
JCPV
139#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
140#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
141#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
6983fe21 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
144#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
6983fe21 145
6d0f6bcf
JCPV
146#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
147#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
6983fe21 148
5a1aceb0 149#ifdef CONFIG_ENV_IS_IN_FLASH
0e8d1586 150#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 151#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
0e8d1586 152#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
6983fe21
SR
153
154/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
155#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
156#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
5a1aceb0 157#endif /* CONFIG_ENV_IS_IN_FLASH */
6983fe21
SR
158
159/*-----------------------------------------------------------------------
160 * NAND-FLASH related
161 *----------------------------------------------------------------------*/
6d0f6bcf 162#define CONFIG_SYS_MAX_NAND_DEVICE 1
6d0f6bcf
JCPV
163#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
164#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
6983fe21
SR
165
166/*------------------------------------------------------------------------------
167 * DDR SDRAM
168 *----------------------------------------------------------------------------*/
f09f09d3 169#if !defined(CONFIG_ARCHES)
71665ebf
SR
170/*
171 * NAND booting U-Boot version uses a fixed initialization, since the whole
172 * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
173 * code.
174 */
6983fe21
SR
175#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
176#define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
177#define CONFIG_DDR_ECC 1 /* with ECC support */
178#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
f09f09d3
AG
179
180#else /* defined(CONFIG_ARCHES) */
181
182#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
183
184#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
185#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
186#undef CONFIG_PPC4xx_DDR_METHOD_A
187
188/* DDR1/2 SDRAM Device Control Register Data Values */
189/* Memory Queue */
190#define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
191#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
192#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
193#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
194#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
195#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
196#define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
197#define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
198#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
199
200/* SDRAM Controller */
201#define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
202#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
203#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
204#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
205#define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
206#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
207#define CONFIG_SYS_SDRAM0_MODT0 0x01000000
208#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
209#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
210#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
211#define CONFIG_SYS_SDRAM0_CODT 0x00800021
212#define CONFIG_SYS_SDRAM0_RTR 0x06180000
213#define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
214#define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
215#define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
216#define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
217#define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
218#define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
219#define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
220#define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
221#define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
222#define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
223#define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
224#define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
225#define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
226#define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
227#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
228#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
229#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
230#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
231#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
232#define CONFIG_SYS_SDRAM0_DLCR 0x03000091
233#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
234#define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
235#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
236#define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
237#define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
238#define CONFIG_SYS_SDRAM0_MMODE 0x00000432
239#define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
240#endif /* !defined(CONFIG_ARCHES) */
f09f09d3 241
6d0f6bcf 242#define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
6983fe21
SR
243
244/*-----------------------------------------------------------------------
245 * I2C
246 *----------------------------------------------------------------------*/
880540de 247#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
6983fe21 248
6d0f6bcf
JCPV
249#define CONFIG_SYS_I2C_MULTI_EEPROMS
250#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
251#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
252#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
253#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
6983fe21 254
87c0b729 255/* I2C bootstrap EEPROM */
514bab66
SR
256#if defined(CONFIG_ARCHES)
257#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
258#else
87c0b729 259#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
514bab66 260#endif
87c0b729
SR
261#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
262#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
263
6983fe21
SR
264/* I2C SYSMON (LM75, AD7414 is almost compatible) */
265#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
266#define CONFIG_DTT_AD7414 1 /* use AD7414 */
267#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
6d0f6bcf
JCPV
268#define CONFIG_SYS_DTT_MAX_TEMP 70
269#define CONFIG_SYS_DTT_LOW_TEMP -30
270#define CONFIG_SYS_DTT_HYSTERESIS 3
6983fe21 271
f09f09d3
AG
272#if defined(CONFIG_ARCHES)
273#define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
274#endif
275
276#if !defined(CONFIG_ARCHES)
6983fe21
SR
277/* RTC configuration */
278#define CONFIG_RTC_M41T62 1
6d0f6bcf 279#define CONFIG_SYS_I2C_RTC_ADDR 0x68
f09f09d3 280#endif
6983fe21
SR
281
282/*-----------------------------------------------------------------------
283 * Ethernet
284 *----------------------------------------------------------------------*/
285#define CONFIG_IBM_EMAC4_V4 1
f09f09d3 286
4c9e8557
SR
287#define CONFIG_HAS_ETH0
288#define CONFIG_HAS_ETH1
f09f09d3
AG
289
290#if !defined(CONFIG_ARCHES)
291#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
292#define CONFIG_PHY1_ADDR 1
4c9e8557
SR
293/* Only Glacier (460GT) has 4 EMAC interfaces */
294#ifdef CONFIG_460GT
295#define CONFIG_PHY2_ADDR 2
296#define CONFIG_PHY3_ADDR 3
297#define CONFIG_HAS_ETH2
298#define CONFIG_HAS_ETH3
299#endif
6983fe21 300
f09f09d3
AG
301#else /* defined(CONFIG_ARCHES) */
302
303#define CONFIG_FIXED_PHY 0xFFFFFFFF
304#define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
305#define CONFIG_PHY1_ADDR 0
306#define CONFIG_PHY2_ADDR 1
307#define CONFIG_HAS_ETH2
308
309#define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
310 {devnum, speed, duplex}
311#define CONFIG_SYS_FIXED_PHY_PORTS \
312 CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
313
314#define CONFIG_M88E1112_PHY
315
316/*
317 * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
318 * used by CONFIG_PHYx_ADDR
319 */
320#define CONFIG_GPCS_PHY_ADDR 0xA
321#define CONFIG_GPCS_PHY1_ADDR 0xB
322#define CONFIG_GPCS_PHY2_ADDR 0xC
323#endif /* !defined(CONFIG_ARCHES) */
324
6983fe21
SR
325#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
326#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
327#define CONFIG_PHY_DYNAMIC_ANEG 1
328
41712b4e
SR
329/*-----------------------------------------------------------------------
330 * USB-OHCI
331 *----------------------------------------------------------------------*/
4c9e8557
SR
332/* Only Canyonlands (460EX) has USB */
333#ifdef CONFIG_460EX
41712b4e
SR
334#define CONFIG_USB_OHCI_NEW
335#define CONFIG_USB_STORAGE
6d0f6bcf
JCPV
336#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
337#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
338#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
339#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
340#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
341#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
17a68444 342#define CONFIG_SYS_USB_OHCI_BOARD_INIT
4c9e8557 343#endif
41712b4e 344
490f2040
SR
345/*
346 * Default environment variables
347 */
f09f09d3
AG
348#if !defined(CONFIG_ARCHES)
349#define CONFIG_EXTRA_ENV_SETTINGS \
490f2040
SR
350 CONFIG_AMCC_DEF_ENV \
351 CONFIG_AMCC_DEF_ENV_POWERPC \
352 CONFIG_AMCC_DEF_ENV_NOR_UPD \
6983fe21 353 "kernel_addr=fc000000\0" \
5d40d443 354 "fdt_addr=fc1e0000\0" \
6983fe21 355 "ramdisk_addr=fc200000\0" \
6983fe21
SR
356 "pciconfighost=1\0" \
357 "pcie_mode=RP:RP\0" \
358 ""
f09f09d3
AG
359#else /* defined(CONFIG_ARCHES) */
360#define CONFIG_EXTRA_ENV_SETTINGS \
361 CONFIG_AMCC_DEF_ENV \
362 CONFIG_AMCC_DEF_ENV_POWERPC \
363 CONFIG_AMCC_DEF_ENV_NOR_UPD \
364 "kernel_addr=fe000000\0" \
365 "fdt_addr=fe1e0000\0" \
366 "ramdisk_addr=fe200000\0" \
367 "pciconfighost=1\0" \
368 "pcie_mode=RP:RP\0" \
369 "ethprime=ppc_4xx_eth1\0" \
370 ""
371#endif /* !defined(CONFIG_ARCHES) */
6983fe21
SR
372
373/*
490f2040 374 * Commands additional to the ones defined in amcc-common.h
6983fe21 375 */
87c0b729 376#define CONFIG_CMD_CHIP_CONFIG
f09f09d3
AG
377#if defined(CONFIG_ARCHES)
378#define CONFIG_CMD_DTT
379#define CONFIG_CMD_PCI
380#define CONFIG_CMD_SDRAM
381#elif defined(CONFIG_CANYONLANDS)
6983fe21 382#define CONFIG_CMD_DATE
6983fe21 383#define CONFIG_CMD_DTT
f09f09d3
AG
384#define CONFIG_CMD_EXT2
385#define CONFIG_CMD_FAT
6983fe21 386#define CONFIG_CMD_NAND
6983fe21 387#define CONFIG_CMD_PCI
e405afab 388#define CONFIG_CMD_SATA
6983fe21 389#define CONFIG_CMD_SDRAM
490f2040 390#define CONFIG_CMD_SNTP
41712b4e 391#define CONFIG_CMD_USB
f09f09d3
AG
392#elif defined(CONFIG_GLACIER)
393#define CONFIG_CMD_DATE
394#define CONFIG_CMD_DTT
395#define CONFIG_CMD_NAND
396#define CONFIG_CMD_PCI
397#define CONFIG_CMD_SDRAM
398#define CONFIG_CMD_SNTP
399#else
400#error "board type not defined"
4c9e8557 401#endif
41712b4e
SR
402
403/* Partitions */
404#define CONFIG_MAC_PARTITION
405#define CONFIG_DOS_PARTITION
406#define CONFIG_ISO_PARTITION
6983fe21 407
6983fe21
SR
408/*-----------------------------------------------------------------------
409 * PCI stuff
410 *----------------------------------------------------------------------*/
411/* General PCI */
412#define CONFIG_PCI /* include pci support */
842033e6 413#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
6983fe21
SR
414#define CONFIG_PCI_PNP /* do pci plug-and-play */
415#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
416#define CONFIG_PCI_CONFIG_HOST_BRIDGE
417
418/* Board-specific PCI */
6d0f6bcf
JCPV
419#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
420#undef CONFIG_SYS_PCI_MASTER_INIT
6983fe21 421
6d0f6bcf
JCPV
422#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
423#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
6983fe21 424
f09f09d3
AG
425#ifdef CONFIG_460GT
426#if defined(CONFIG_ARCHES)
427/*-----------------------------------------------------------------------
428 * RapidIO I/O and Registers
429 *----------------------------------------------------------------------*/
430#define CONFIG_RAPIDIO
431#define CONFIG_SYS_460GT_SRIO_ERRATA_1
432
433#define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
434#define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
435#define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
436#define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
437#define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
438
439#define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
440#define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
441#define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
442#define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
443
444#define CONFIG_SYS_I2ODMA_BASE 0xCF000000
445#define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
446
447#define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
448#undef CONFIG_PPC4XX_RAPIDIO_DEBUG
449#undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
450#define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
451#undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
452#endif /* CONFIG_ARCHES */
453#endif /* CONFIG_460GT */
454
e405afab
KI
455/*
456 * SATA driver setup
457 */
458#ifdef CONFIG_CMD_SATA
459#define CONFIG_SATA_DWC
460#define CONFIG_LIBATA
461#define SATA_BASE_ADDR 0xe20d1000 /* PPC460EX SATA Base Address */
462#define SATA_DMA_REG_ADDR 0xe20d0800 /* PPC460EX SATA Base Address */
463#define CONFIG_SYS_SATA_MAX_DEVICE 1 /* SATA MAX DEVICE */
464/* Convert sectorsize to wordsize */
465#define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
466#endif
467
6983fe21
SR
468/*-----------------------------------------------------------------------
469 * External Bus Controller (EBC) Setup
470 *----------------------------------------------------------------------*/
471
472/*
473 * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
474 * boot EBC mapping only supports a maximum of 16MBytes
475 * (4.ff00.0000 - 4.ffff.ffff).
476 * To solve this problem, the FLASH has to get remapped to another
477 * EBC address which accepts bigger regions:
478 *
479 * 0xfc00.0000 -> 4.cc00.0000
f09f09d3
AG
480 *
481 * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
482 * remapped to:
483 *
484 * 0xfe00.0000 -> 4.ce00.0000
6983fe21
SR
485 */
486
487/* Memory Bank 0 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
488#define CONFIG_SYS_EBC_PB0AP 0x10055e00
489#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
6983fe21 490
f09f09d3 491#if !defined(CONFIG_ARCHES)
6983fe21 492/* Memory Bank 3 (NAND-FLASH) initialization */
6d0f6bcf
JCPV
493#define CONFIG_SYS_EBC_PB3AP 0x018003c0
494#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
71665ebf
SR
495#endif
496
f09f09d3 497#if !defined(CONFIG_ARCHES)
71665ebf 498/* Memory Bank 2 (CPLD) initialization */
6d0f6bcf
JCPV
499#define CONFIG_SYS_EBC_PB2AP 0x00804240
500#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
6983fe21 501
f09f09d3
AG
502#else /* defined(CONFIG_ARCHES) */
503
504/* Memory Bank 1 (FPGA) initialization */
505#define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
506#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
507#endif /* !defined(CONFIG_ARCHES) */
508
916ed944 509#define CONFIG_SYS_EBC_CFG 0xbfc00000
6983fe21 510
3befd856
SR
511/*
512 * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
513 * pin multiplexing correctly
514 */
515#if defined(CONFIG_ARCHES)
516#define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
517#else
518#define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
519#endif
520
6983fe21
SR
521/*
522 * PPC4xx GPIO Configuration
523 */
4c9e8557
SR
524#ifdef CONFIG_460EX
525/* 460EX: Use USB configuration */
6d0f6bcf 526#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
6983fe21
SR
527{ \
528/* GPIO Core 0 */ \
41712b4e
SR
529{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
530{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
531{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
532{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
533{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
534{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
535{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
536{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
537{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
538{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
539{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
540{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
541{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
542{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
543{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
544{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
545{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
546{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
547{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
548{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
549{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
550{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
6983fe21
SR
551{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
552{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
553{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
554{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
555{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
556{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
557{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
558{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
559{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
560{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
561}, \
562{ \
563/* GPIO Core 1 */ \
564{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
565{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
566{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
567{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
568{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
569{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
570{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
571{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
572{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
573{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
574{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
575{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
576{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
577{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
578{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
579{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
580{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
581{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
582{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
583{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
584{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
585{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
586{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
587{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
588{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
589{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
590{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
591{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
592{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
593{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
594{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
595{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
596} \
597}
4c9e8557
SR
598#else
599/* 460GT: Use EMAC2+3 configuration */
6d0f6bcf 600#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
4c9e8557
SR
601{ \
602/* GPIO Core 0 */ \
603{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
604{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
605{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
606{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
607{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
608{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
609{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
610{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
611{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
612{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
613{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
614{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
615{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
616{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
617{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
618{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
619{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
620{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
621{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
622{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
623{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
624{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
625{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
626{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
627{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
628{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
629{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
630{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
631{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
632{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
633{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
634{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
635}, \
636{ \
637/* GPIO Core 1 */ \
638{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
639{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
640{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
641{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
642{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
643{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
644{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
645{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
646{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
647{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
648{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
3befd856 649{GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
4c9e8557
SR
650{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
651{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
652{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
653{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
654{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
655{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
656{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
657{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
658{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
659{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
660{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
661{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
662{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
663{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
664{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
665{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
666{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
667{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
668{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
669{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
670} \
671}
672#endif
6983fe21 673
6983fe21 674#endif /* __CONFIG_H */