]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/cgtqmx6eval.h
usb: gadget: Move CONFIG_USB_GADGET_DUALSPEED to Kconfig
[people/ms/u-boot.git] / include / configs / cgtqmx6eval.h
CommitLineData
9b75bad0
SL
1/*
2 *
3 * Congatec Conga-QEVAl board configuration file.
4 *
5 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
6 * Based on Freescale i.MX6Q Sabre Lite board configuration file.
7 * Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
8 * Leo Sartre, <lsartre@adeneo-embedded.com>
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
9b75bad0
SL
11 */
12
13#ifndef __CONFIG_CGTQMX6EVAL_H
14#define __CONFIG_CGTQMX6EVAL_H
15
9b75bad0
SL
16#include "mx6_common.h"
17
9b75bad0
SL
18#define CONFIG_MACH_TYPE 4122
19
d7140351
OS
20#ifdef CONFIG_SPL
21#define CONFIG_SPL_LIBCOMMON_SUPPORT
22#define CONFIG_SPL_MMC_SUPPORT
23#define CONFIG_SPL_SPI_SUPPORT
24#define CONFIG_SPL_SPI_FLASH_SUPPORT
25#define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
26#define CONFIG_SPL_SPI_LOAD
27#include "imx6_spl.h"
28#endif
29
9b75bad0
SL
30/* Size of malloc() pool */
31#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
32
33#define CONFIG_BOARD_EARLY_INIT_F
d7140351 34#define CONFIG_BOARD_LATE_INIT
9b75bad0 35#define CONFIG_MISC_INIT_R
9b75bad0
SL
36
37#define CONFIG_MXC_UART
38#define CONFIG_MXC_UART_BASE UART2_BASE
39
40/* MMC Configs */
9b75bad0
SL
41#define CONFIG_SYS_FSL_ESDHC_ADDR 0
42
71bcdafe
OS
43/* SPI NOR */
44#define CONFIG_CMD_SF
45#define CONFIG_SPI_FLASH
46#define CONFIG_SPI_FLASH_STMICRO
47#define CONFIG_SPI_FLASH_SST
48#define CONFIG_MXC_SPI
49#define CONFIG_SF_DEFAULT_BUS 0
50#define CONFIG_SF_DEFAULT_SPEED 20000000
51#define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
52
9b75bad0
SL
53/* Miscellaneous commands */
54#define CONFIG_CMD_BMODE
55
862187b7 56/* Thermal support */
1368f993 57#define CONFIG_IMX_THERMAL
862187b7 58
4c9929d6
OS
59/* I2C Configs */
60#define CONFIG_CMD_I2C
61#define CONFIG_SYS_I2C
62#define CONFIG_SYS_I2C_MXC
03544c66
AA
63#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
64#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
4c9929d6
OS
65#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
66#define CONFIG_SYS_I2C_SPEED 100000
67
68/* PMIC */
69#define CONFIG_POWER
70#define CONFIG_POWER_I2C
71#define CONFIG_POWER_PFUZE100
72#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
73
95246ac7
OS
74/* USB Configs */
75#define CONFIG_CMD_USB
76#define CONFIG_CMD_FAT
77#define CONFIG_USB_EHCI
78#define CONFIG_USB_EHCI_MX6
79#define CONFIG_USB_STORAGE
80#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
81#define CONFIG_USB_HOST_ETHER
82#define CONFIG_USB_ETHER_ASIX
83#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
84#define CONFIG_MXC_USB_FLAGS 0
85#define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */
86#define CONFIG_USB_KEYBOARD
87#define CONFIG_SYS_USB_EVENT_POLL_VIA_CONTROL_EP
88
3e08e1b7 89#define CONFIG_USBD_HS
3e08e1b7 90
3e08e1b7
OS
91#define CONFIG_CMD_USB_MASS_STORAGE
92#define CONFIG_USB_FUNCTION_MASS_STORAGE
93#define CONFIG_USB_GADGET_DOWNLOAD
3e08e1b7
OS
94
95#define CONFIG_G_DNL_VENDOR_NUM 0x0525
96#define CONFIG_G_DNL_PRODUCT_NUM 0xa4a5
97#define CONFIG_G_DNL_MANUFACTURER "Congatec"
98
e0a352d1
OS
99/* USB Device Firmware Update support */
100#define CONFIG_CMD_DFU
101#define CONFIG_USB_FUNCTION_DFU
102#define CONFIG_DFU_MMC
103#define CONFIG_DFU_SF
104
eb76f13a
OS
105#define CONFIG_USB_FUNCTION_FASTBOOT
106#define CONFIG_CMD_FASTBOOT
107#define CONFIG_ANDROID_BOOT_IMAGE
108#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
109#define CONFIG_FASTBOOT_BUF_SIZE 0x07000000
110
6d551f27
OS
111/* Framebuffer */
112#define CONFIG_VIDEO
113#define CONFIG_VIDEO_IPUV3
114#define CONFIG_CFB_CONSOLE
115#define CONFIG_VGA_AS_SINGLE_DEVICE
116#define CONFIG_SYS_CONSOLE_IS_IN_ENV
117#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
118#define CONFIG_VIDEO_BMP_RLE8
119#define CONFIG_SPLASH_SCREEN
120#define CONFIG_SPLASH_SCREEN_ALIGN
121#define CONFIG_BMP_16BPP
122#define CONFIG_VIDEO_LOGO
123#define CONFIG_VIDEO_BMP_LOGO
124#ifdef CONFIG_MX6DL
125#define CONFIG_IPUV3_CLK 198000000
126#else
127#define CONFIG_IPUV3_CLK 264000000
128#endif
129#define CONFIG_IMX_HDMI
130
6731bc8d
OS
131/* SATA */
132#define CONFIG_CMD_SATA
133#define CONFIG_DWC_AHSATA
134#define CONFIG_SYS_SATA_MAX_DEVICE 1
135#define CONFIG_DWC_AHSATA_PORT_ID 0
136#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
137#define CONFIG_LBA48
138#define CONFIG_LIBATA
139
f0222902
OS
140/* Ethernet */
141#define CONFIG_CMD_PING
142#define CONFIG_CMD_DHCP
143#define CONFIG_CMD_MII
144#define CONFIG_FEC_MXC
145#define CONFIG_MII
146#define IMX_FEC_BASE ENET_BASE_ADDR
147#define CONFIG_FEC_XCV_TYPE RGMII
148#define CONFIG_ETHPRIME "FEC"
149#define CONFIG_FEC_MXC_PHYADDR 6
150#define CONFIG_PHYLIB
151#define CONFIG_PHY_ATHEROS
152
5b94ce2c
OS
153/* Command definition */
154
155#define CONFIG_MXC_UART_BASE UART2_BASE
156#define CONFIG_CONSOLE_DEV "ttymxc1"
157#define CONFIG_MMCROOT "/dev/mmcblk0p2"
158#define CONFIG_SYS_MMC_ENV_DEV 0
9b75bad0 159
d7140351 160#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
9b75bad0
SL
161#define CONFIG_EXTRA_ENV_SETTINGS \
162 "script=boot.scr\0" \
4ac0c2bf 163 "image=zImage\0" \
d7140351 164 "fdtfile=undefined\0" \
5b94ce2c 165 "fdt_addr_r=0x18000000\0" \
9b75bad0 166 "boot_fdt=try\0" \
5b94ce2c
OS
167 "ip_dyn=yes\0" \
168 "console=" CONFIG_CONSOLE_DEV "\0" \
e0a352d1
OS
169 "dfuspi=dfu 0 sf 0:0:10000000:0\0" \
170 "dfu_alt_info_spl=spl raw 0x400\0" \
171 "dfu_alt_info_img=u-boot raw 0x10000\0" \
172 "dfu_alt_info=spl raw 0x400\0" \
5b94ce2c
OS
173 "bootm_size=0x10000000\0" \
174 "mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
9b75bad0 175 "mmcpart=1\0" \
5b94ce2c
OS
176 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
177 "update_sd_firmware=" \
178 "if test ${ip_dyn} = yes; then " \
179 "setenv get_cmd dhcp; " \
180 "else " \
181 "setenv get_cmd tftp; " \
182 "fi; " \
183 "if mmc dev ${mmcdev}; then " \
184 "if ${get_cmd} ${update_sd_firmware_filename}; then " \
185 "setexpr fw_sz ${filesize} / 0x200; " \
186 "setexpr fw_sz ${fw_sz} + 1; " \
187 "mmc write ${loadaddr} 0x2 ${fw_sz}; " \
188 "fi; " \
189 "fi\0" \
9b75bad0
SL
190 "mmcargs=setenv bootargs console=${console},${baudrate} " \
191 "root=${mmcroot}\0" \
192 "loadbootscript=" \
5b94ce2c 193 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
9b75bad0
SL
194 "bootscript=echo Running bootscript from mmc ...; " \
195 "source\0" \
5b94ce2c
OS
196 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
197 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr_r} ${fdtfile}\0" \
9b75bad0
SL
198 "mmcboot=echo Booting from mmc ...; " \
199 "run mmcargs; " \
200 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
201 "if run loadfdt; then " \
5b94ce2c
OS
202 "bootz ${loadaddr} - ${fdt_addr_r}; " \
203 "else " \
204 "if test ${boot_fdt} = try; then " \
205 "bootz; " \
206 "else " \
207 "echo WARN: Cannot load the DT; " \
208 "fi; " \
209 "fi; " \
210 "else " \
211 "bootz; " \
212 "fi;\0" \
d7140351
OS
213 "findfdt="\
214 "if test $board_rev = MX6Q ; then " \
215 "setenv fdtfile imx6q-qmx6.dtb; fi; " \
216 "if test $board_rev = MX6DL ; then " \
217 "setenv fdtfile imx6dl-qmx6.dtb; fi; " \
218 "if test $fdtfile = undefined; then " \
219 "echo WARNING: Could not determine dtb to use; fi; \0" \
5b94ce2c
OS
220 "netargs=setenv bootargs console=${console},${baudrate} " \
221 "root=/dev/nfs " \
222 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
223 "netboot=echo Booting from net ...; " \
224 "run netargs; " \
225 "if test ${ip_dyn} = yes; then " \
226 "setenv get_cmd dhcp; " \
227 "else " \
228 "setenv get_cmd tftp; " \
229 "fi; " \
230 "${get_cmd} ${image}; " \
231 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
232 "if ${get_cmd} ${fdt_addr_r} ${fdtfile}; then " \
233 "bootz ${loadaddr} - ${fdt_addr_r}; " \
9b75bad0
SL
234 "else " \
235 "if test ${boot_fdt} = try; then " \
4ac0c2bf 236 "bootz; " \
9b75bad0
SL
237 "else " \
238 "echo WARN: Cannot load the DT; " \
239 "fi; " \
240 "fi; " \
241 "else " \
4ac0c2bf 242 "bootz; " \
5b94ce2c 243 "fi;\0" \
71bcdafe 244 "spilock=sf probe && sf protect lock 0x3f0000 0x10000;"\
9b75bad0
SL
245
246#define CONFIG_BOOTCOMMAND \
71bcdafe 247 "run spilock;" \
d7140351 248 "run findfdt; " \
5b94ce2c
OS
249 "mmc dev ${mmcdev};" \
250 "if mmc rescan; then " \
251 "if run loadbootscript; then " \
252 "run bootscript; " \
253 "else " \
254 "if run loadimage; then " \
255 "run mmcboot; " \
256 "else run netboot; " \
257 "fi; " \
258 "fi; " \
259 "else run netboot; fi"
9b75bad0 260
9b75bad0
SL
261#define CONFIG_SYS_MEMTEST_START 0x10000000
262#define CONFIG_SYS_MEMTEST_END 0x10010000
263#define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
264
9b75bad0
SL
265/* Physical Memory Map */
266#define CONFIG_NR_DRAM_BANKS 1
267#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
268#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
269
270#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
271#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
272#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
273
274#define CONFIG_SYS_INIT_SP_OFFSET \
275 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
276#define CONFIG_SYS_INIT_SP_ADDR \
277 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
278
056845c2 279/* Environment organization */
d5de9108 280#if defined (CONFIG_ENV_IS_IN_MMC)
9b75bad0
SL
281#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
282#define CONFIG_SYS_MMC_ENV_DEV 0
d5de9108
OS
283#endif
284
285#define CONFIG_ENV_SIZE (8 * 1024)
286
287#define CONFIG_ENV_IS_IN_SPI_FLASH
288#if defined(CONFIG_ENV_IS_IN_SPI_FLASH)
289#define CONFIG_ENV_OFFSET (768 * 1024)
290#define CONFIG_ENV_SECT_SIZE (64 * 1024)
291#define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
292#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
293#define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
294#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
295#endif
9b75bad0 296
9b75bad0 297#endif /* __CONFIG_CGTQMX6EVAL_H */