]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/cm-bf527.h
NAND: remove NAND_MAX_CHIPS definitions
[people/ms/u-boot.git] / include / configs / cm-bf527.h
CommitLineData
59e4be94
MF
1/*
2 * U-boot - Configuration file for CM-BF527 board
3 */
4
5#ifndef __CONFIG_CM_BF527_H__
6#define __CONFIG_CM_BF527_H__
7
f348ab85 8#include <asm/config-pre.h>
59e4be94
MF
9
10
11/*
12 * Processor Settings
13 */
fbcf8e8c 14#define CONFIG_BFIN_CPU bf527-0.0
59e4be94
MF
15#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_PARA
16
17
18/*
19 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 */
23/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 25000000
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
33#define CONFIG_VCO_MULT 21
34/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
39#define CONFIG_SCLK_DIV 4
40
fd04a05b
HK
41/* Decrease core voltage */
42#define CONFIG_VR_CTL_VAL (VLEV_120 | CLKBUFOE | FREQ_1000)
43
59e4be94
MF
44
45/*
46 * Memory Settings
47 */
48#define CONFIG_MEM_ADD_WDTH 9
49#define CONFIG_MEM_SIZE 32
50
51#define CONFIG_EBIU_SDRRC_VAL 0x3f8
52#define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
53
54#define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
55#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
56#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
57
58#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
59#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
60
61
62/*
63 * NAND Settings
64 * (can't be used sametime as ethernet)
65 */
66/* #define CONFIG_BFIN_NFC */
67#ifdef CONFIG_BFIN_NFC
68#define CONFIG_BFIN_NFC_CTL_VAL 0x0033
69#define CONFIG_SYS_NAND_BASE 0 /* not actually used */
70#define CONFIG_SYS_MAX_NAND_DEVICE 1
59e4be94
MF
71#define CONFIG_CMD_NAND
72#endif
73
74
75/*
76 * Network Settings
77 */
78#if !defined(__ADSPBF522__) && !defined(__ADSPBF523__) && \
79 !defined(__ADSPBF524__) && !defined(__ADSPBF525__) && !defined(CONFIG_BFIN_NFC)
80#define ADI_CMDS_NETWORK 1
81#define CONFIG_BFIN_MAC
82#define CONFIG_RMII
83#define CONFIG_NETCONSOLE 1
59e4be94
MF
84#endif
85#define CONFIG_HOSTNAME cm-bf527
86/* Uncomment next line to use fixed MAC address */
87/* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
88
89
90/*
91 * Flash Settings
92 */
93#define CONFIG_FLASH_CFI_DRIVER
94#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
95#define CONFIG_SYS_FLASH_BASE 0x20000000
96#define CONFIG_SYS_FLASH_CFI
97#define CONFIG_SYS_FLASH_PROTECTION
98#define CONFIG_SYS_MAX_FLASH_BANKS 1
c2fbcb6a 99#define CONFIG_SYS_MAX_FLASH_SECT 67
59e4be94
MF
100
101
102/*
103 * Env Storage Settings
104 */
105#define CONFIG_ENV_IS_IN_FLASH 1
106#define CONFIG_ENV_ADDR 0x20008000
107#define CONFIG_ENV_OFFSET 0x8000
108#define CONFIG_ENV_SIZE 0x8000
fd04a05b 109#define CONFIG_ENV_SECT_SIZE 0x8000
76d82187 110#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
59e4be94
MF
111
112
113/*
114 * I2C Settings
115 */
116#define CONFIG_BFIN_TWI_I2C 1
117#define CONFIG_HARD_I2C 1
59e4be94
MF
118
119
120/*
121 * Misc Settings
122 */
123#define CONFIG_BAUDRATE 115200
124#define CONFIG_MISC_INIT_R
125#define CONFIG_RTC_BFIN
126#define CONFIG_UART_CONSOLE 0
fd04a05b
HK
127#define CONFIG_BOOTCOMMAND "run flashboot"
128#define FLASHBOOT_ENV_SETTINGS \
129 "flashboot=flread 20040000 1000000 300000;" \
130 "bootm 0x1000000\0"
59e4be94
MF
131
132
133/*
134 * Pull in common ADI header for remaining command/environment setup
135 */
136#include <configs/bfin_adi_common.h>
137
59e4be94 138#endif