]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/cm-bf537e.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / cm-bf537e.h
CommitLineData
8a9bab08 1/*
a187559e 2 * U-Boot - Configuration file for CM-BF537E board
8a9bab08
MF
3 */
4
5#ifndef __CONFIG_CM_BF537E_H__
6#define __CONFIG_CM_BF537E_H__
7
f348ab85 8#include <asm/config-pre.h>
8a9bab08 9
8a9bab08
MF
10/*
11 * Processor Settings
12 */
fbcf8e8c 13#define CONFIG_BFIN_CPU bf537-0.2
8a9bab08
MF
14#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
15
8a9bab08
MF
16/*
17 * Clock Settings
18 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
19 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
20 */
21/* CONFIG_CLKIN_HZ is any value in Hz */
22#define CONFIG_CLKIN_HZ 25000000
23/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
24/* 1 = CLKIN / 2 */
25#define CONFIG_CLKIN_HALF 0
26/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
27/* 1 = bypass PLL */
28#define CONFIG_PLL_BYPASS 0
29/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
30/* Values can range from 0-63 (where 0 means 64) */
31#define CONFIG_VCO_MULT 21
32/* CCLK_DIV controls the core clock divider */
33/* Values can be 1, 2, 4, or 8 ONLY */
34#define CONFIG_CCLK_DIV 1
35/* SCLK_DIV controls the system clock divider */
36/* Values can range from 1-15 */
37#define CONFIG_SCLK_DIV 4
38
fd04a05b
HK
39/* Decrease core voltage */
40#define CONFIG_VR_CTL_VAL (VLEV_115 | CLKBUFOE | GAIN_20 | FREQ_1000)
41
8a9bab08
MF
42/*
43 * Memory Settings
44 */
45#define CONFIG_MEM_ADD_WDTH 9
46#define CONFIG_MEM_SIZE 32
47
48#define CONFIG_EBIU_SDRRC_VAL 0x3f8
49#define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
50
51#define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
52#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
53#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
54
6e6b221c 55#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
8a9bab08
MF
56#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
57
8a9bab08
MF
58/*
59 * Network Settings
60 */
61#ifndef __ADSPBF534__
62#define ADI_CMDS_NETWORK 1
63#define CONFIG_BFIN_MAC
fff18bee
HK
64#define CONFIG_SMC911X 1
65#define CONFIG_SMC911X_BASE 0x20308000
66#define CONFIG_SMC911X_16_BIT
8a9bab08 67#define CONFIG_NETCONSOLE 1
8a9bab08
MF
68#endif
69#define CONFIG_HOSTNAME cm-bf537e
8a9bab08
MF
70
71/*
72 * Flash Settings
73 */
74#define CONFIG_FLASH_CFI_DRIVER
75#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
76#define CONFIG_SYS_FLASH_BASE 0x20000000
77#define CONFIG_SYS_FLASH_CFI
78#define CONFIG_SYS_FLASH_PROTECTION
79#define CONFIG_SYS_MAX_FLASH_BANKS 1
c2fbcb6a 80#define CONFIG_SYS_MAX_FLASH_SECT 35
8a9bab08 81
c94101ae
HK
82/*
83 * SPI Settings
84 */
85#define CONFIG_BFIN_SPI
86#define CONFIG_ENV_SPI_MAX_HZ 30000000
87
8a9bab08
MF
88/*
89 * Env Storage Settings
90 */
91#define CONFIG_ENV_IS_IN_FLASH 1
ba5c1228
HK
92#define CONFIG_ENV_OFFSET 0x8000
93#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
94#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
95#define CONFIG_ENV_SECT_SIZE 0x8000
8a9bab08
MF
96#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
97#define ENV_IS_EMBEDDED
8a9bab08 98#endif
9ff67e5e
MF
99#ifdef ENV_IS_EMBEDDED
100/* WARNING - the following is hand-optimized to fit within
101 * the sector before the environment sector. If it throws
102 * an error during compilation remove an object here to get
103 * it linked after the configuration sector.
104 */
105# define LDS_BOARD_TEXT \
e2906a59
MY
106 arch/blackfin/lib/built-in.o (.text*); \
107 arch/blackfin/cpu/built-in.o (.text*); \
9ff67e5e 108 . = DEFINED(env_offset) ? env_offset : .; \
c70e7ddb 109 common/env_embedded.o (.text*);
9ff67e5e 110#endif
8a9bab08 111
8a9bab08
MF
112/*
113 * I2C Settings
114 */
c469703b 115#define CONFIG_SYS_I2C
fea9b69a 116#define CONFIG_SYS_I2C_ADI
8a9bab08 117
c94101ae
HK
118/*
119 * SPI_MMC Settings
120 */
c94101ae
HK
121#define CONFIG_GENERIC_MMC
122#define CONFIG_MMC_SPI
123
8a9bab08
MF
124/*
125 * Misc Settings
126 */
127#define CONFIG_BAUDRATE 115200
128#define CONFIG_MISC_INIT_R
129#define CONFIG_RTC_BFIN
130#define CONFIG_UART_CONSOLE 0
fd04a05b
HK
131#define CONFIG_BOOTCOMMAND "run flashboot"
132#define FLASHBOOT_ENV_SETTINGS \
ba5c1228 133 "flashboot=flread 20040000 1000000 3c0000;" \
fd04a05b 134 "bootm 0x1000000\0"
6e6b221c 135#define CONFIG_BOARD_SIZE_LIMIT $$((384 * 1024))
8a9bab08
MF
136
137/*
138 * Pull in common ADI header for remaining command/environment setup
139 */
140#include <configs/bfin_adi_common.h>
141
8a9bab08 142#endif