]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/controlcenterd.h
Convert CONFIG_VIDEO to Kconfig
[people/ms/u-boot.git] / include / configs / controlcenterd.h
CommitLineData
b9944a77
DE
1/*
2 * (C) Copyright 2013
3 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4 *
5 * based on P1022DS.h
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
b9944a77
DE
29#ifdef CONFIG_SDCARD
30#define CONFIG_RAMBOOT_SDCARD
31#endif
32
33#ifdef CONFIG_SPIFLASH
34#define CONFIG_RAMBOOT_SPIFLASH
35#endif
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE /* BOOKE */
39#define CONFIG_E500 /* BOOKE e500 family */
b9944a77
DE
40#define CONFIG_P1022
41#define CONFIG_CONTROLCENTERD
42#define CONFIG_MP /* support multiple processors */
43
44#define CONFIG_SYS_NO_FLASH
45#define CONFIG_ENABLE_36BIT_PHYS
46#define CONFIG_FSL_LAW /* Use common FSL init code */
47
b9944a77
DE
48#ifdef CONFIG_PHYS_64BIT
49#define CONFIG_ADDR_MAP
50#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
51#endif
52
53#define CONFIG_L2_CACHE
54#define CONFIG_BTB
55
56#define CONFIG_SYS_CLK_FREQ 66666600
57#define CONFIG_DDR_CLK_FREQ 66666600
58
59#define CONFIG_SYS_RAMBOOT
60
61#ifdef CONFIG_TRAILBLAZER
62
63#define CONFIG_SYS_TEXT_BASE 0xf8fc0000
64#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
65#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
66
67/*
68 * Config the L2 Cache
69 */
70#define CONFIG_SYS_INIT_L2_ADDR 0xf8fc0000
71#ifdef CONFIG_PHYS_64BIT
72#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8fc0000ull
73#else
74#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
75#endif
76#define CONFIG_SYS_L2_SIZE (256 << 10)
77#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
78
79#else /* CONFIG_TRAILBLAZER */
80
81#define CONFIG_SYS_TEXT_BASE 0x11000000
82#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
83#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
84
85#endif /* CONFIG_TRAILBLAZER */
86
87#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
88#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
89
b9944a77
DE
90/*
91 * Memory map
92 *
93 * 0x0000_0000 0x3fff_ffff DDR 1G Cacheable
94 * 0xc000_0000 0xdfff_ffff PCI Express Mem 512M non-cacheable
95 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
96 *
97 * Localbus non-cacheable
98 * 0xe000_0000 0xe00f_ffff eLBC 1M non-cacheable
99 * 0xf8fc0000 0xf8ff_ffff L2 SRAM 256k Cacheable
100 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
101 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
102 */
103
104#define CONFIG_SYS_INIT_RAM_LOCK
105#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
106#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* used area in RAM */
107#define CONFIG_SYS_GBL_DATA_OFFSET \
108 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
109#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
110
111#ifdef CONFIG_TRAILBLAZER
112/* leave CCSRBAR at default, because u-boot expects it to be exactly there */
113#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
114#else
115#define CONFIG_SYS_CCSRBAR 0xffe00000
116#endif
117#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
118#define CONFIG_SYS_MPC85xx_GPIO3_ADDR (CONFIG_SYS_CCSRBAR+0xf200)
119
120/*
121 * DDR Setup
122 */
123
124#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
125#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
126#define CONFIG_SYS_SDRAM_SIZE 1024
127#define CONFIG_VERY_BIG_RAM
128
5614e71b 129#define CONFIG_SYS_FSL_DDR3
b9944a77
DE
130#define CONFIG_NUM_DDR_CONTROLLERS 1
131#define CONFIG_DIMM_SLOTS_PER_CTLR 1
132#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
133
134#define CONFIG_SYS_MEMTEST_START 0x00000000
135#define CONFIG_SYS_MEMTEST_END 0x3fffffff
136
137#ifdef CONFIG_TRAILBLAZER
138#define CONFIG_SPD_EEPROM
139#define SPD_EEPROM_ADDRESS 0x52
140/*#define CONFIG_FSL_DDR_INTERACTIVE*/
141#endif
142
143/*
144 * Local Bus Definitions
145 */
146#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
147
148#define CONFIG_SYS_ELBC_BASE 0xe0000000
149#ifdef CONFIG_PHYS_64BIT
150#define CONFIG_SYS_ELBC_BASE_PHYS 0xfe0000000ull
151#else
152#define CONFIG_SYS_ELBC_BASE_PHYS CONFIG_SYS_ELBC_BASE
153#endif
154
155#define CONFIG_UART_BR_PRELIM \
156 (BR_PHYS_ADDR((CONFIG_SYS_ELBC_BASE_PHYS)) | BR_PS_8 | BR_V)
157#define CONFIG_UART_OR_PRELIM (OR_AM_32KB | 0xff7)
158
159#define CONFIG_SYS_BR0_PRELIM 0 /* CS0 was originally intended for FPGA */
160#define CONFIG_SYS_OR0_PRELIM 0 /* debugging, was never used */
161
162#define CONFIG_SYS_BR1_PRELIM CONFIG_UART_BR_PRELIM
163#define CONFIG_SYS_OR1_PRELIM CONFIG_UART_OR_PRELIM
164
165/*
166 * Serial Port
167 */
168#define CONFIG_CONS_INDEX 2
b9944a77
DE
169#define CONFIG_SYS_NS16550_SERIAL
170#define CONFIG_SYS_NS16550_REG_SIZE 1
171#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
172
173#define CONFIG_SYS_BAUDRATE_TABLE \
174 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
175
176#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
177#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
178
179/*
180 * I2C
181 */
00f792e0
HS
182#define CONFIG_SYS_I2C
183#define CONFIG_SYS_I2C_FSL
184#define CONFIG_SYS_FSL_I2C_SPEED 400000
185#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
186#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
187#define CONFIG_SYS_FSL_I2C2_SPEED 400000
188#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
189#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
5568fb44
DE
190
191#ifndef CONFIG_TRAILBLAZER
5568fb44 192#endif
b9944a77
DE
193
194#define CONFIG_PCA9698 /* NXP PCA9698 */
195
196#define CONFIG_CMD_EEPROM
197#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
198#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
199
200#ifndef CONFIG_TRAILBLAZER
201/*
202 * eSPI - Enhanced SPI
203 */
204#define CONFIG_HARD_SPI
b9944a77 205
b9944a77
DE
206#define CONFIG_SF_DEFAULT_SPEED 10000000
207#define CONFIG_SF_DEFAULT_MODE 0
208#endif
209
b9944a77 210#define CONFIG_SHA1
b9944a77
DE
211
212/*
213 * MMC
214 */
215#define CONFIG_MMC
216#define CONFIG_GENERIC_MMC
b9944a77
DE
217
218#define CONFIG_FSL_ESDHC
219#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
220
b9944a77
DE
221#ifndef CONFIG_TRAILBLAZER
222
223/*
224 * Video
225 */
226#define CONFIG_FSL_DIU_FB
227#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
b9944a77
DE
228#define CONFIG_CFB_CONSOLE
229#define CONFIG_VGA_AS_SINGLE_DEVICE
230#define CONFIG_CMD_BMP
231
232/*
233 * General PCI
234 * Memory space is mapped 1-1, but I/O space must start from 0.
235 */
236#define CONFIG_PCI /* Enable PCI/PCIE */
b38eaec5 237#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
b9944a77
DE
238#define CONFIG_PCI_INDIRECT_BRIDGE
239#define CONFIG_PCI_PNP /* do pci plug-and-play */
240#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
241#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
242#define CONFIG_CMD_PCI
243
244#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
245#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
246
247#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
248#ifdef CONFIG_PHYS_64BIT
249#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
250#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
251#else
252#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
253#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
254#endif
255#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
256#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
257#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
258#ifdef CONFIG_PHYS_64BIT
259#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
260#else
261#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
262#endif
263#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
264
265/*
266 * SATA
267 */
268#define CONFIG_LIBATA
269#define CONFIG_LBA48
270#define CONFIG_CMD_SATA
271
272#define CONFIG_FSL_SATA
273#define CONFIG_SYS_SATA_MAX_DEVICE 2
274#define CONFIG_SATA1
275#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
276#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
277#define CONFIG_SATA2
278#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
279#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
280
281/*
282 * Ethernet
283 */
284#define CONFIG_TSEC_ENET
285
286#define CONFIG_TSECV2
287
288#define CONFIG_MII /* MII PHY management */
289#define CONFIG_TSEC1 1
290#define CONFIG_TSEC1_NAME "eTSEC1"
291#define CONFIG_TSEC2 1
292#define CONFIG_TSEC2_NAME "eTSEC2"
293
294#define TSEC1_PHY_ADDR 0
295#define TSEC2_PHY_ADDR 1
296
297#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
298#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
299
300#define TSEC1_PHYIDX 0
301#define TSEC2_PHYIDX 0
302
303#define CONFIG_ETHPRIME "eTSEC1"
304
305#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
306
307/*
308 * USB
309 */
310#define CONFIG_USB_EHCI
b9944a77
DE
311
312#define CONFIG_HAS_FSL_DR_USB
313#define CONFIG_USB_EHCI_FSL
314#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
315
316#endif /* CONFIG_TRAILBLAZER */
317
318/*
319 * Environment
320 */
321#if defined(CONFIG_TRAILBLAZER)
322#define CONFIG_ENV_IS_NOWHERE
323#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
b9944a77
DE
324#elif defined(CONFIG_RAMBOOT_SPIFLASH)
325#define CONFIG_ENV_IS_IN_SPI_FLASH
326#define CONFIG_ENV_SPI_BUS 0
327#define CONFIG_ENV_SPI_CS 0
328#define CONFIG_ENV_SPI_MAX_HZ 10000000
329#define CONFIG_ENV_SPI_MODE 0
330#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
331#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
332#define CONFIG_ENV_SECT_SIZE 0x10000
333#elif defined(CONFIG_RAMBOOT_SDCARD)
334#define CONFIG_ENV_IS_IN_MMC
335#define CONFIG_FSL_FIXED_MMC_LOCATION
336#define CONFIG_ENV_SIZE 0x2000
337#define CONFIG_SYS_MMC_ENV_DEV 0
338#endif
339
340#define CONFIG_SYS_EXTRA_ENV_RELOC
341
342#define CONFIG_SYS_CONSOLE_IS_IN_ENV
343
344/*
345 * Command line configuration.
346 */
347#ifndef CONFIG_TRAILBLAZER
b9944a77
DE
348#define CONFIG_SYS_LONGHELP
349#define CONFIG_CMDLINE_EDITING /* Command-line editing */
350#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
351#endif /* CONFIG_TRAILBLAZER */
352
353#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
b9944a77
DE
354#ifdef CONFIG_CMD_KGDB
355#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
356#else
357#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
358#endif
359/* Print Buffer Size */
360#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
361#define CONFIG_SYS_MAXARGS 16
362#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
363
b9944a77
DE
364#ifndef CONFIG_TRAILBLAZER
365
b9944a77 366#define CONFIG_CMD_ERRATA
b9944a77 367#define CONFIG_CMD_IRQ
b9944a77
DE
368#define CONFIG_CMD_REGINFO
369
370/*
371 * Board initialisation callbacks
372 */
373#define CONFIG_BOARD_EARLY_INIT_F
374#define CONFIG_BOARD_EARLY_INIT_R
375#define CONFIG_MISC_INIT_R
376#define CONFIG_LAST_STAGE_INIT
377
b9944a77
DE
378#else /* CONFIG_TRAILBLAZER */
379
380#define CONFIG_BOARD_EARLY_INIT_F
381#define CONFIG_BOARD_EARLY_INIT_R
382#define CONFIG_LAST_STAGE_INIT
b9944a77
DE
383
384#endif /* CONFIG_TRAILBLAZER */
385
386/*
387 * Miscellaneous configurable options
388 */
b9944a77
DE
389#define CONFIG_HW_WATCHDOG
390#define CONFIG_LOADS_ECHO
391#define CONFIG_SYS_LOADS_BAUD_CHANGE
392#define CONFIG_DOS_PARTITION
393
394/*
395 * For booting Linux, the board info and command line data
396 * have to be in the first 64 MB of memory, since this is
397 * the maximum mapped by the Linux kernel during initialization.
398 */
399#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Linux Memory map */
400#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
401
402/*
403 * Environment Configuration
404 */
405
406#ifdef CONFIG_TRAILBLAZER
407
b9944a77
DE
408#define CONFIG_BAUDRATE 115200
409
410#define CONFIG_EXTRA_ENV_SETTINGS \
411 "mp_holdoff=1\0"
412
413#else
414
415#define CONFIG_HOSTNAME controlcenterd
416#define CONFIG_ROOTPATH "/opt/nfsroot"
417#define CONFIG_BOOTFILE "uImage"
418#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP */
419
420#define CONFIG_LOADADDR 1000000
421
b9944a77
DE
422
423#define CONFIG_BAUDRATE 115200
424
425#define CONFIG_EXTRA_ENV_SETTINGS \
426 "netdev=eth0\0" \
427 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
428 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
429 "tftpflash=tftpboot $loadaddr $uboot && " \
430 "protect off $ubootaddr +$filesize && " \
431 "erase $ubootaddr +$filesize && " \
432 "cp.b $loadaddr $ubootaddr $filesize && " \
433 "protect on $ubootaddr +$filesize && " \
434 "cmp.b $loadaddr $ubootaddr $filesize\0" \
435 "consoledev=ttyS1\0" \
436 "ramdiskaddr=2000000\0" \
437 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 438 "fdtaddr=1e00000\0" \
b9944a77
DE
439 "fdtfile=controlcenterd.dtb\0" \
440 "bdev=sda3\0"
441
442/* these are used and NUL-terminated in env_default.h */
443#define CONFIG_NFSBOOTCOMMAND \
444 "setenv bootargs root=/dev/nfs rw " \
445 "nfsroot=$serverip:$rootpath " \
446 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
447 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
448 "tftp $loadaddr $bootfile;" \
449 "tftp $fdtaddr $fdtfile;" \
450 "bootm $loadaddr - $fdtaddr"
451
452#define CONFIG_RAMBOOTCOMMAND \
453 "setenv bootargs root=/dev/ram rw " \
454 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
455 "tftp $ramdiskaddr $ramdiskfile;" \
456 "tftp $loadaddr $bootfile;" \
457 "tftp $fdtaddr $fdtfile;" \
458 "bootm $loadaddr $ramdiskaddr $fdtaddr"
459
460#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
461
462#endif /* CONFIG_TRAILBLAZER */
463
464#endif