]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/corenet_ds.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[people/ms/u-boot.git] / include / configs / corenet_ds.h
CommitLineData
d1712369 1/*
3d7506fa 2 * Copyright 2009-2012 Freescale Semiconductor, Inc.
d1712369 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
d1712369
KG
5 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
2a9fab82 15#ifdef CONFIG_RAMBOOT_PBL
467a40df
AB
16#ifdef CONFIG_SECURE_BOOT
17#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
19#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
5050f6f0 22#define CONFIG_BOOTSCRIPT_COPY_RAM
467a40df 23#else
2a9fab82
SX
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
e4536f8e 26#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
850af2c7 27#if defined(CONFIG_TARGET_P3041DS)
e4536f8e 28#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
529fb062 29#elif defined(CONFIG_TARGET_P4080DS)
e4536f8e 30#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
3b83649d 31#elif defined(CONFIG_TARGET_P5020DS)
e4536f8e 32#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
161b4724 33#elif defined(CONFIG_TARGET_P5040DS)
e4536f8e 34#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
5d898a00 35#endif
2a9fab82 36#endif
467a40df 37#endif
2a9fab82 38
461632bd 39#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
292dc6c5 40/* Set 1M boot space */
461632bd
LG
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
292dc6c5 44#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
292dc6c5
LG
45#endif
46
d1712369 47/* High Level Configuration Options */
d1712369 48#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
d1712369
KG
49#define CONFIG_MP /* support multiple processors */
50
7a577fda
KG
51#ifndef CONFIG_RESET_VECTOR_ADDRESS
52#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
53#endif
54
d1712369 55#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 56#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
b38eaec5
RD
57#define CONFIG_PCIE1 /* PCIE controller 1 */
58#define CONFIG_PCIE2 /* PCIE controller 2 */
d1712369
KG
59#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
60#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
d1712369 61
d1712369
KG
62#define CONFIG_ENV_OVERWRITE
63
e856bdcf 64#ifndef CONFIG_MTD_NOR_FLASH
d1712369 65#else
d1712369
KG
66#define CONFIG_FLASH_CFI_DRIVER
67#define CONFIG_SYS_FLASH_CFI
80e5c83a 68#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
be827c7a
SX
69#endif
70
71#if defined(CONFIG_SPIFLASH)
72#define CONFIG_SYS_EXTRA_ENV_RELOC
be827c7a
SX
73#define CONFIG_ENV_SPI_BUS 0
74#define CONFIG_ENV_SPI_CS 0
75#define CONFIG_ENV_SPI_MAX_HZ 10000000
76#define CONFIG_ENV_SPI_MODE 0
77#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
78#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
79#define CONFIG_ENV_SECT_SIZE 0x10000
80#elif defined(CONFIG_SDCARD)
81#define CONFIG_SYS_EXTRA_ENV_RELOC
4394d0c2 82#define CONFIG_FSL_FIXED_MMC_LOCATION
be827c7a
SX
83#define CONFIG_SYS_MMC_ENV_DEV 0
84#define CONFIG_ENV_SIZE 0x2000
e222b1f3 85#define CONFIG_ENV_OFFSET (512 * 1658)
374a235d
SX
86#elif defined(CONFIG_NAND)
87#define CONFIG_SYS_EXTRA_ENV_RELOC
374a235d 88#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 89#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 90#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
0a85a9e7
LG
91#define CONFIG_ENV_ADDR 0xffe20000
92#define CONFIG_ENV_SIZE 0x2000
fd0451e4
LG
93#elif defined(CONFIG_ENV_IS_NOWHERE)
94#define CONFIG_ENV_SIZE 0x2000
be827c7a 95#else
2a9fab82 96#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
be827c7a
SX
97#define CONFIG_ENV_SIZE 0x2000
98#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
d1712369
KG
99#endif
100
101#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
d1712369
KG
102
103/*
104 * These can be toggled for performance analysis, otherwise use default.
105 */
106#define CONFIG_SYS_CACHE_STASHING
107#define CONFIG_BACKSIDE_L2_CACHE
108#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
109#define CONFIG_BTB /* toggle branch predition */
8ed20f2c 110#define CONFIG_DDR_ECC
d1712369
KG
111#ifdef CONFIG_DDR_ECC
112#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
113#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
114#endif
115
116#define CONFIG_ENABLE_36BIT_PHYS
117
118#ifdef CONFIG_PHYS_64BIT
119#define CONFIG_ADDR_MAP
120#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
121#endif
122
4672e1ea 123#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
d1712369
KG
124#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
125#define CONFIG_SYS_MEMTEST_END 0x00400000
126#define CONFIG_SYS_ALT_MEMTEST
d1712369 127
2a9fab82
SX
128/*
129 * Config the L3 Cache as L3 SRAM
130 */
131#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
132#ifdef CONFIG_PHYS_64BIT
133#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
134#else
135#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
136#endif
137#define CONFIG_SYS_L3_SIZE (1024 << 10)
138#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
139
d1712369
KG
140#ifdef CONFIG_PHYS_64BIT
141#define CONFIG_SYS_DCSRBAR 0xf0000000
142#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
143#endif
144
145/* EEPROM */
146#define CONFIG_ID_EEPROM
147#define CONFIG_SYS_I2C_EEPROM_NXID
148#define CONFIG_SYS_EEPROM_BUS_NUM 0
149#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
150#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
151
152/*
153 * DDR Setup
154 */
155#define CONFIG_VERY_BIG_RAM
156#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
157#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
158
159#define CONFIG_DIMM_SLOTS_PER_CTLR 1
90870d98 160#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
d1712369
KG
161
162#define CONFIG_DDR_SPD
d1712369 163
d1712369
KG
164#define CONFIG_SYS_SPD_BUS_NUM 1
165#define SPD_EEPROM_ADDRESS1 0x51
166#define SPD_EEPROM_ADDRESS2 0x52
e02aea61 167#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
28a96671 168#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
d1712369
KG
169
170/*
171 * Local Bus Definitions
172 */
173
174/* Set the local bus clock 1/8 of platform clock */
175#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
176
177#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
178#ifdef CONFIG_PHYS_64BIT
179#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
180#else
181#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
182#endif
183
374a235d 184#define CONFIG_SYS_FLASH_BR_PRELIM \
7ee41107 185 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
374a235d
SX
186 | BR_PS_16 | BR_V)
187#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
d1712369
KG
188 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
189
190#define CONFIG_SYS_BR1_PRELIM \
191 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
192#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
193
d1712369
KG
194#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
195#ifdef CONFIG_PHYS_64BIT
196#define PIXIS_BASE_PHYS 0xfffdf0000ull
197#else
198#define PIXIS_BASE_PHYS PIXIS_BASE
199#endif
200
201#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
202#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
203
204#define PIXIS_LBMAP_SWITCH 7
205#define PIXIS_LBMAP_MASK 0xf0
206#define PIXIS_LBMAP_SHIFT 4
207#define PIXIS_LBMAP_ALTBANK 0x40
208
209#define CONFIG_SYS_FLASH_QUIET_TEST
210#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
211
212#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
213#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
214#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
216
14d0a02a 217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d1712369 218
2a9fab82
SX
219#if defined(CONFIG_RAMBOOT_PBL)
220#define CONFIG_SYS_RAMBOOT
221#endif
222
e02aea61 223/* Nand Flash */
e02aea61
KG
224#ifdef CONFIG_NAND_FSL_ELBC
225#define CONFIG_SYS_NAND_BASE 0xffa00000
226#ifdef CONFIG_PHYS_64BIT
227#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
228#else
229#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
230#endif
231
232#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
233#define CONFIG_SYS_MAX_NAND_DEVICE 1
e02aea61
KG
234#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
235
236/* NAND flash config */
237#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
238 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
239 | BR_PS_8 /* Port Size = 8 bit */ \
240 | BR_MS_FCM /* MSEL = FCM */ \
241 | BR_V) /* valid */
242#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
243 | OR_FCM_PGS /* Large Page*/ \
244 | OR_FCM_CSCT \
245 | OR_FCM_CST \
246 | OR_FCM_CHT \
247 | OR_FCM_SCY_1 \
248 | OR_FCM_TRLX \
249 | OR_FCM_EHTR)
250
374a235d
SX
251#ifdef CONFIG_NAND
252#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
253#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
254#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
255#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
256#else
257#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
258#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
259#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
260#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
261#endif
374a235d
SX
262#else
263#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
264#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
c6d33901 265#endif /* CONFIG_NAND_FSL_ELBC */
e02aea61 266
d1712369
KG
267#define CONFIG_SYS_FLASH_EMPTY_INFO
268#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
269#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
270
d1712369
KG
271#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
272#define CONFIG_MISC_INIT_R
273
274#define CONFIG_HWCONFIG
275
276/* define to use L1 as initial stack */
277#define CONFIG_L1_INIT_RAM
278#define CONFIG_SYS_INIT_RAM_LOCK
279#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
282#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
283/* The assembler doesn't like typecast */
284#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
285 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
286 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
287#else
288#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
290#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
291#endif
553f0982 292#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
d1712369 293
25ddd1fb 294#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
d1712369
KG
295#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
296
9307cbab 297#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
d1712369
KG
298#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
299
300/* Serial Port - controlled on board with jumper J8
301 * open - index 2
302 * shorted - index 1
303 */
304#define CONFIG_CONS_INDEX 1
d1712369
KG
305#define CONFIG_SYS_NS16550_SERIAL
306#define CONFIG_SYS_NS16550_REG_SIZE 1
307#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
308
309#define CONFIG_SYS_BAUDRATE_TABLE \
310 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
311
312#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
313#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
314#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
315#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
316
d1712369 317/* I2C */
00f792e0
HS
318#define CONFIG_SYS_I2C
319#define CONFIG_SYS_I2C_FSL
320#define CONFIG_SYS_FSL_I2C_SPEED 400000
321#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
322#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
323#define CONFIG_SYS_FSL_I2C2_SPEED 400000
324#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
325#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
d1712369
KG
326
327/*
328 * RapidIO
329 */
a09b9b68 330#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
d1712369 331#ifdef CONFIG_PHYS_64BIT
a09b9b68 332#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
d1712369 333#else
a09b9b68 334#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
d1712369 335#endif
a09b9b68 336#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
d1712369 337
a09b9b68 338#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
d1712369 339#ifdef CONFIG_PHYS_64BIT
a09b9b68 340#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
d1712369 341#else
a09b9b68 342#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
d1712369 343#endif
a09b9b68 344#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
d1712369 345
5ffa88ec
LG
346/*
347 * for slave u-boot IMAGE instored in master memory space,
348 * PHYS must be aligned based on the SIZE
349 */
e4911815
LG
350#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
351#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
352#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
353#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3f1af81b 354/*
ff65f126 355 * for slave UCODE and ENV instored in master memory space,
3f1af81b
LG
356 * PHYS must be aligned based on the SIZE
357 */
e4911815 358#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
b5f7c873
LG
359#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
360#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
ff65f126 361
5056c8e0 362/* slave core release by master*/
b5f7c873
LG
363#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
364#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
5ffa88ec 365
292dc6c5 366/*
461632bd 367 * SRIO_PCIE_BOOT - SLAVE
292dc6c5 368 */
461632bd
LG
369#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
370#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
371#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
372 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
292dc6c5
LG
373#endif
374
2dd3095d
SX
375/*
376 * eSPI - Enhanced SPI
377 */
2dd3095d
SX
378#define CONFIG_SF_DEFAULT_SPEED 10000000
379#define CONFIG_SF_DEFAULT_MODE 0
380
d1712369
KG
381/*
382 * General PCI
383 * Memory space is mapped 1-1, but I/O space must start from 0.
384 */
385
386/* controller 1, direct to uli, tgtid 3, Base address 20000 */
387#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
388#ifdef CONFIG_PHYS_64BIT
389#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
390#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
391#else
392#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
393#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
394#endif
395#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
396#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
397#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
398#ifdef CONFIG_PHYS_64BIT
399#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
400#else
401#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
402#endif
403#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
404
405/* controller 2, Slot 2, tgtid 2, Base address 201000 */
406#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
407#ifdef CONFIG_PHYS_64BIT
408#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
409#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
410#else
411#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
412#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
413#endif
414#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
415#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
416#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
417#ifdef CONFIG_PHYS_64BIT
418#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
419#else
420#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
421#endif
422#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
423
424/* controller 3, Slot 1, tgtid 1, Base address 202000 */
02bb4989 425#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
d1712369
KG
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
428#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
429#else
430#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
431#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
432#endif
433#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
434#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
435#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
438#else
439#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
440#endif
441#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
442
1bf8e9fd
KG
443/* controller 4, Base address 203000 */
444#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
445#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
446#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
447#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
448#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
449#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
450
d1712369
KG
451/* Qman/Bman */
452#define CONFIG_SYS_BMAN_NUM_PORTALS 10
453#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
456#else
457#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
458#endif
459#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
3fa66db4
JL
460#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
461#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
462#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
463#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
464#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
465 CONFIG_SYS_BMAN_CENA_SIZE)
466#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
467#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
d1712369
KG
468#define CONFIG_SYS_QMAN_NUM_PORTALS 10
469#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
472#else
473#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
474#endif
475#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
3fa66db4
JL
476#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
477#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
478#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
479#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
480#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
481 CONFIG_SYS_QMAN_CENA_SIZE)
482#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
d1712369
KG
484
485#define CONFIG_SYS_DPAA_FMAN
486#define CONFIG_SYS_DPAA_PME
487/* Default address of microcode for the Linux Fman driver */
ffadc441
TT
488#if defined(CONFIG_SPIFLASH)
489/*
490 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
491 * env, so we got 0x110000.
492 */
f2717b47 493#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 494#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
ffadc441
TT
495#elif defined(CONFIG_SDCARD)
496/*
497 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
e222b1f3
PK
498 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
499 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
ffadc441 500 */
f2717b47 501#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
dcf1d774 502#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
ffadc441 503#elif defined(CONFIG_NAND)
f2717b47 504#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
dcf1d774 505#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 506#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
292dc6c5
LG
507/*
508 * Slave has no ucode locally, it can fetch this from remote. When implementing
509 * in two corenet boards, slave's ucode could be stored in master's memory
510 * space, the address can be mapped from slave TLB->slave LAW->
461632bd
LG
511 * slave SRIO or PCIE outbound window->master inbound window->
512 * master LAW->the ucode address in master's memory space.
292dc6c5
LG
513 */
514#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 515#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
d1712369 516#else
f2717b47 517#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 518#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
d1712369 519#endif
f2717b47
TT
520#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
521#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
d1712369
KG
522
523#ifdef CONFIG_SYS_DPAA_FMAN
524#define CONFIG_FMAN_ENET
2915609a
AF
525#define CONFIG_PHYLIB_10G
526#define CONFIG_PHY_VITESSE
527#define CONFIG_PHY_TERANETICS
d1712369
KG
528#endif
529
530#ifdef CONFIG_PCI
842033e6 531#define CONFIG_PCI_INDIRECT_BRIDGE
d1712369 532
d1712369 533#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
d1712369
KG
534#endif /* CONFIG_PCI */
535
536/* SATA */
537#ifdef CONFIG_FSL_SATA_V2
d1712369
KG
538#define CONFIG_SYS_SATA_MAX_DEVICE 2
539#define CONFIG_SATA1
540#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
541#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
542#define CONFIG_SATA2
543#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
544#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
545
546#define CONFIG_LBA48
d1712369
KG
547#endif
548
549#ifdef CONFIG_FMAN_ENET
550#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
551#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
552#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
553#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
554#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
555
d1712369
KG
556#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
557#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
558#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
559#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
560#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
d1712369
KG
561
562#define CONFIG_SYS_TBIPA_VALUE 8
563#define CONFIG_MII /* MII PHY management */
564#define CONFIG_ETHPRIME "FM1@DTSEC1"
d1712369
KG
565#endif
566
567/*
568 * Environment
569 */
d1712369
KG
570#define CONFIG_LOADS_ECHO /* echo on for serial download */
571#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
572
d1712369
KG
573/*
574* USB
575*/
3d7506fa 576#define CONFIG_HAS_FSL_DR_USB
577#define CONFIG_HAS_FSL_MPH_USB
578
579#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
d1712369
KG
580#define CONFIG_USB_EHCI_FSL
581#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3d7506fa 582#endif
d1712369 583
d1712369
KG
584#ifdef CONFIG_MMC
585#define CONFIG_FSL_ESDHC
586#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
587#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
d1712369
KG
588#endif
589
590/*
591 * Miscellaneous configurable options
592 */
d1712369 593#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
d1712369
KG
594
595/*
596 * For booting Linux, the board info and command line data
a832ac41 597 * have to be in the first 64 MB of memory, since this is
d1712369
KG
598 * the maximum mapped by the Linux kernel during initialization.
599 */
a832ac41
KG
600#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
601#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d1712369 602
d1712369
KG
603#ifdef CONFIG_CMD_KGDB
604#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
d1712369
KG
605#endif
606
607/*
608 * Environment Configuration
609 */
8b3637c6 610#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 611#define CONFIG_BOOTFILE "uImage"
d1712369
KG
612#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
613
614/* default location for tftp and bootm */
615#define CONFIG_LOADADDR 1000000
616
529fb062 617#ifdef CONFIG_TARGET_P4080DS
68d4230c
RM
618#define __USB_PHY_TYPE ulpi
619#else
620#define __USB_PHY_TYPE utmi
621#endif
622
d1712369 623#define CONFIG_EXTRA_ENV_SETTINGS \
c2b3b640 624 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
68d4230c 625 "bank_intlv=cs0_cs1;" \
55964bb6 626 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
627 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
d1712369 628 "netdev=eth0\0" \
5368c55d
MV
629 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
630 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
c2b3b640
EM
631 "tftpflash=tftpboot $loadaddr $uboot && " \
632 "protect off $ubootaddr +$filesize && " \
633 "erase $ubootaddr +$filesize && " \
634 "cp.b $loadaddr $ubootaddr $filesize && " \
635 "protect on $ubootaddr +$filesize && " \
636 "cmp.b $loadaddr $ubootaddr $filesize\0" \
d1712369
KG
637 "consoledev=ttyS0\0" \
638 "ramdiskaddr=2000000\0" \
639 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
b24a4f62 640 "fdtaddr=1e00000\0" \
d1712369 641 "fdtfile=p4080ds/p4080ds.dtb\0" \
3246584d 642 "bdev=sda3\0"
d1712369
KG
643
644#define CONFIG_HDBOOT \
645 "setenv bootargs root=/dev/$bdev rw " \
646 "console=$consoledev,$baudrate $othbootargs;" \
647 "tftp $loadaddr $bootfile;" \
648 "tftp $fdtaddr $fdtfile;" \
649 "bootm $loadaddr - $fdtaddr"
650
651#define CONFIG_NFSBOOTCOMMAND \
652 "setenv bootargs root=/dev/nfs rw " \
653 "nfsroot=$serverip:$rootpath " \
654 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
655 "console=$consoledev,$baudrate $othbootargs;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr - $fdtaddr"
659
660#define CONFIG_RAMBOOTCOMMAND \
661 "setenv bootargs root=/dev/ram rw " \
662 "console=$consoledev,$baudrate $othbootargs;" \
663 "tftp $ramdiskaddr $ramdiskfile;" \
664 "tftp $loadaddr $bootfile;" \
665 "tftp $fdtaddr $fdtfile;" \
666 "bootm $loadaddr $ramdiskaddr $fdtaddr"
667
668#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
669
7065b7d4 670#include <asm/fsl_secure_boot.h>
7065b7d4 671
d1712369 672#endif /* __CONFIG_H */