]>
Commit | Line | Data |
---|---|---|
c74b2108 SK |
1 | /* |
2 | * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> | |
3 | * | |
3765b3e7 | 4 | * SPDX-License-Identifier: GPL-2.0+ |
c74b2108 SK |
5 | */ |
6 | ||
7 | #ifndef __CONFIG_H | |
8 | #define __CONFIG_H | |
c74b2108 SK |
9 | |
10 | /* | |
11 | * Define this to make U-Boot skip low level initialization when loaded | |
12 | * by initial bootloader. Not required by NAND U-Boot version but IS | |
13 | * required for a NOR version used to burn the real NOR U-Boot into | |
14 | * NOR Flash. NAND and NOR support for DaVinci chips is mutually exclusive | |
15 | * so it is NOT possible to build a U-Boot with both NAND and NOR routines. | |
16 | * NOR U-Boot is loaded directly from Flash so it must perform all the | |
17 | * low level initialization itself. NAND version is loaded by an initial | |
18 | * bootloader (UBL in TI-ese) that performs such an initialization so it's | |
19 | * skipped in NAND version. The third DaVinci boot mode loads a bootloader | |
20 | * via UART0 and that bootloader in turn loads and runs U-Boot (or whatever) | |
21 | * performing low level init prior to loading. All that means we can NOT use | |
22 | * NAND version to put U-Boot into NOR because it doesn't have NOR support and | |
23 | * we can NOT use NOR version because it performs low level initialization | |
24 | * effectively destroying itself in DDR memory. That's why a separate NOR | |
25 | * version with this define is needed. It is loaded via UART, then one uses | |
26 | * it to somehow download a proper NOR version built WITHOUT this define to | |
27 | * RAM (tftp?) and burn it to NOR Flash. I would be probably able to squeeze | |
28 | * NOR support into the initial bootloader so it won't be needed but DaVinci | |
29 | * static RAM might be too small for this (I have something like 2Kbytes left | |
30 | * as of now, without NOR support) so this might've not happened... | |
31 | * | |
32 | #define CONFIG_NOR_UART_BOOT | |
33 | */ | |
34 | ||
35 | /*=======*/ | |
36 | /* Board */ | |
37 | /*=======*/ | |
38 | #define DV_EVM | |
6d0f6bcf | 39 | #define CONFIG_SYS_NAND_SMALLPAGE |
aac0b4b6 | 40 | #define CONFIG_SYS_USE_NAND |
c74b2108 SK |
41 | /*===================*/ |
42 | /* SoC Configuration */ | |
43 | /*===================*/ | |
6d0f6bcf JCPV |
44 | #define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */ |
45 | #define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */ | |
f7904368 | 46 | #define CONFIG_SOC_DM644X |
c74b2108 SK |
47 | /*====================================================*/ |
48 | /* EEPROM definitions for Atmel 24C256BN SEEPROM chip */ | |
49 | /* on Sonata/DV_EVM board. No EEPROM on schmoogie. */ | |
50 | /*====================================================*/ | |
6d0f6bcf JCPV |
51 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
52 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 | |
53 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 | |
54 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 | |
c74b2108 SK |
55 | /*=============*/ |
56 | /* Memory Info */ | |
57 | /*=============*/ | |
6d0f6bcf | 58 | #define CONFIG_SYS_MALLOC_LEN (0x10000 + 128*1024) /* malloc() len */ |
6d0f6bcf JCPV |
59 | #define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */ |
60 | #define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */ | |
c74b2108 | 61 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ |
c74b2108 SK |
62 | #define PHYS_SDRAM_1 0x80000000 /* DDR Start */ |
63 | #define PHYS_SDRAM_1_SIZE 0x10000000 /* DDR size 256MB */ | |
aac0b4b6 | 64 | |
c74b2108 SK |
65 | #define DDR_8BANKS /* 8-bank DDR2 (256MB) */ |
66 | /*====================*/ | |
67 | /* Serial Driver info */ | |
68 | /*====================*/ | |
6d0f6bcf JCPV |
69 | #define CONFIG_SYS_NS16550 |
70 | #define CONFIG_SYS_NS16550_SERIAL | |
7ee38c04 | 71 | #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */ |
6d0f6bcf | 72 | #define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */ |
7239c5da | 73 | #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */ |
c74b2108 SK |
74 | #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ |
75 | #define CONFIG_BAUDRATE 115200 /* Default baud rate */ | |
c74b2108 SK |
76 | /*===================*/ |
77 | /* I2C Configuration */ | |
78 | /*===================*/ | |
e8459dcc VA |
79 | #define CONFIG_SYS_I2C |
80 | #define CONFIG_SYS_I2C_DAVINCI | |
81 | #define CONFIG_SYS_DAVINCI_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */ | |
82 | #define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */ | |
c74b2108 SK |
83 | /*==================================*/ |
84 | /* Network & Ethernet Configuration */ | |
85 | /*==================================*/ | |
86 | #define CONFIG_DRIVER_TI_EMAC | |
87 | #define CONFIG_MII | |
c74b2108 SK |
88 | #define CONFIG_BOOTP_DNS |
89 | #define CONFIG_BOOTP_DNS2 | |
90 | #define CONFIG_BOOTP_SEND_HOSTNAME | |
91 | #define CONFIG_NET_RETRY_COUNT 10 | |
92 | /*=====================*/ | |
93 | /* Flash & Environment */ | |
94 | /*=====================*/ | |
6d0f6bcf | 95 | #ifdef CONFIG_SYS_USE_NAND |
ee4f3e27 | 96 | #define CONFIG_NAND_DAVINCI |
97f4eb8c | 97 | #define CONFIG_SYS_NAND_CS 2 |
5a1aceb0 | 98 | #undef CONFIG_ENV_IS_IN_FLASH |
6d0f6bcf | 99 | #define CONFIG_SYS_NO_FLASH |
51bfee19 | 100 | #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */ |
6d0f6bcf | 101 | #ifdef CONFIG_SYS_NAND_SMALLPAGE |
0e8d1586 | 102 | #define CONFIG_ENV_SECT_SIZE 512 /* Env sector Size */ |
a16df2c1 | 103 | #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */ |
269dfea0 | 104 | #define CONFIG_MTD_PARTITIONS |
5d0f5362 | 105 | #define CONFIG_MTD_DEVICE |
269dfea0 DB |
106 | #define CONFIG_CMD_MTDPARTS |
107 | #define MTDIDS_DEFAULT \ | |
108 | "nand0=davinci_nand.0" | |
109 | #define MTDPARTS_DEFAULT \ | |
110 | "mtdparts=davinci_nand.0:384k(bootloader)ro,4m(kernel),-(filesystem)" | |
c74b2108 | 111 | #else |
0e8d1586 | 112 | #define CONFIG_ENV_SECT_SIZE 2048 /* Env sector Size */ |
a16df2c1 | 113 | #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ |
c74b2108 SK |
114 | #endif |
115 | #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */ | |
6d0f6bcf | 116 | #define CONFIG_SYS_NAND_BASE 0x02000000 |
269dfea0 | 117 | #define CONFIG_SYS_NAND_USE_FLASH_BBT |
6d0f6bcf JCPV |
118 | #define CONFIG_SYS_NAND_HW_ECC |
119 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ | |
0e8d1586 | 120 | #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ |
6d0f6bcf | 121 | #elif defined(CONFIG_SYS_USE_NOR) |
c74b2108 SK |
122 | #ifdef CONFIG_NOR_UART_BOOT |
123 | #define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */ | |
c74b2108 SK |
124 | #else |
125 | #undef CONFIG_SKIP_LOWLEVEL_INIT | |
c74b2108 | 126 | #endif |
5a1aceb0 | 127 | #define CONFIG_ENV_IS_IN_FLASH |
6d0f6bcf | 128 | #undef CONFIG_SYS_NO_FLASH |
00b1883a | 129 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf JCPV |
130 | #define CONFIG_SYS_FLASH_CFI |
131 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ | |
132 | #define CONFIG_SYS_FLASH_SECT_SZ 0x10000 /* 64KB sect size AMD Flash */ | |
133 | #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ*3) | |
53677ef1 | 134 | #define PHYS_FLASH_1 0x02000000 /* CS2 Base address */ |
6d0f6bcf | 135 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 /* Flash Base for U-Boot */ |
53677ef1 | 136 | #define PHYS_FLASH_SIZE 0x2000000 /* Flash size 32MB */ |
6d0f6bcf JCPV |
137 | #define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ) |
138 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ /* Env sector Size */ | |
c74b2108 SK |
139 | #endif |
140 | /*==============================*/ | |
141 | /* U-Boot general configuration */ | |
142 | /*==============================*/ | |
c74b2108 | 143 | #define CONFIG_MISC_INIT_R |
950a3924 | 144 | #undef CONFIG_BOOTDELAY |
c74b2108 | 145 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
6d0f6bcf JCPV |
146 | #define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */ |
147 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
148 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print buffer sz */ | |
149 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
150 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
151 | #define CONFIG_SYS_LOAD_ADDR 0x80700000 /* default Linux kernel load address */ | |
c74b2108 SK |
152 | #define CONFIG_VERSION_VARIABLE |
153 | #define CONFIG_AUTO_COMPLETE /* Won't work with hush so far, may be later */ | |
6d0f6bcf | 154 | #define CONFIG_SYS_HUSH_PARSER |
c74b2108 | 155 | #define CONFIG_CMDLINE_EDITING |
6d0f6bcf | 156 | #define CONFIG_SYS_LONGHELP |
c74b2108 SK |
157 | #define CONFIG_CRC32_VERIFY |
158 | #define CONFIG_MX_CYCLIC | |
20cc0661 TA |
159 | #define CONFIG_MUSB_HCD |
160 | #define CONFIG_USB_DAVINCI | |
c74b2108 SK |
161 | /*===================*/ |
162 | /* Linux Information */ | |
163 | /*===================*/ | |
164 | #define LINUX_BOOT_PARAM_ADDR 0x80000100 | |
165 | #define CONFIG_CMDLINE_TAG | |
166 | #define CONFIG_SETUP_MEMORY_TAGS | |
167 | #define CONFIG_BOOTARGS "mem=120M console=ttyS0,115200n8 root=/dev/hda1 rw noinitrd ip=dhcp" | |
168 | #define CONFIG_BOOTCOMMAND "setenv setboot setenv bootargs \\$(bootargs) video=dm64xxfb:output=\\$(videostd);run setboot; bootm 0x2050000" | |
169 | /*=================*/ | |
170 | /* U-Boot commands */ | |
171 | /*=================*/ | |
c74b2108 SK |
172 | #define CONFIG_CMD_ASKENV |
173 | #define CONFIG_CMD_DHCP | |
174 | #define CONFIG_CMD_DIAG | |
175 | #define CONFIG_CMD_I2C | |
176 | #define CONFIG_CMD_MII | |
177 | #define CONFIG_CMD_PING | |
178 | #define CONFIG_CMD_SAVES | |
179 | #define CONFIG_CMD_EEPROM | |
8f5d4687 HM |
180 | |
181 | #ifdef CONFIG_CMD_BDI | |
182 | #define CONFIG_CLOCKS | |
183 | #endif | |
184 | ||
6d0f6bcf | 185 | #ifdef CONFIG_SYS_USE_NAND |
c74b2108 | 186 | #define CONFIG_CMD_NAND |
6d0f6bcf | 187 | #elif defined(CONFIG_SYS_USE_NOR) |
c74b2108 SK |
188 | #define CONFIG_CMD_JFFS2 |
189 | #else | |
6d0f6bcf | 190 | #error "Either CONFIG_SYS_USE_NAND or CONFIG_SYS_USE_NOR _MUST_ be defined !!!" |
c74b2108 | 191 | #endif |
20cc0661 TA |
192 | /*==========================*/ |
193 | /* USB MSC support (if any) */ | |
194 | /*==========================*/ | |
195 | #ifdef CONFIG_USB_DAVINCI | |
196 | #define CONFIG_CMD_USB | |
197 | #ifdef CONFIG_MUSB_HCD | |
198 | #define CONFIG_USB_STORAGE | |
199 | #define CONFIG_CMD_STORAGE | |
200 | #define CONFIG_CMD_FAT | |
201 | #define CONFIG_DOS_PARTITION | |
202 | #endif | |
203 | #ifdef CONFIG_USB_KEYBOARD | |
204 | #define CONFIG_SYS_USB_EVENT_POLL | |
205 | #define CONFIG_PREBOOT "usb start" | |
206 | #endif | |
207 | #endif | |
aac0b4b6 SP |
208 | |
209 | #define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */ | |
210 | ||
211 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 | |
212 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 | |
213 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \ | |
214 | CONFIG_SYS_INIT_RAM_SIZE - \ | |
215 | GENERATED_GBL_DATA_SIZE) | |
216 | ||
c74b2108 | 217 | #endif /* __CONFIG_H */ |