]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/dbau1x00.h
configs: Re-sync with cmd/Kconfig
[people/ms/u-boot.git] / include / configs / dbau1x00.h
CommitLineData
5da627a4
WD
1/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
5da627a4
WD
6 */
7
8/*
9 * This file contains the configuration parameters for the dbau1x00 board.
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
5da627a4 15#define CONFIG_DBAU1X00 1
8bde63eb 16#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
5da627a4 17
74368693
DS
18#define CONFIG_DISPLAY_BOARDINFO
19
a2663ea4 20#ifdef CONFIG_DBAU1000
5da627a4 21/* Also known as Merlot */
8bde63eb 22#define CONFIG_SOC_AU1000 1
a2663ea4
WD
23#else
24#ifdef CONFIG_DBAU1100
8bde63eb 25#define CONFIG_SOC_AU1100 1
a2663ea4
WD
26#else
27#ifdef CONFIG_DBAU1500
8bde63eb 28#define CONFIG_SOC_AU1500 1
d4ca31c4 29#else
ff36fd85
WD
30#ifdef CONFIG_DBAU1550
31/* Cabernet */
8bde63eb 32#define CONFIG_SOC_AU1550 1
ff36fd85 33#else
a2663ea4
WD
34#error "No valid board set"
35#endif
36#endif
37#endif
ff36fd85 38#endif
5da627a4 39
5da627a4
WD
40#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
41
42#define CONFIG_BAUDRATE 115200
43
44/* valid baudrates */
5da627a4
WD
45
46#define CONFIG_TIMESTAMP /* Print image info with timestamp */
47#undef CONFIG_BOOTARGS
48
49#define CONFIG_EXTRA_ENV_SETTINGS \
fe126d8b
WD
50 "addmisc=setenv bootargs ${bootargs} " \
51 "console=ttyS0,${baudrate} " \
5da627a4
WD
52 "panic=1\0" \
53 "bootfile=/tftpboot/vmlinux.srec\0" \
fe126d8b 54 "load=tftp 80500000 ${u-boot}\0" \
5da627a4 55 ""
ff36fd85
WD
56
57#ifdef CONFIG_DBAU1550
58/* Boot from flash by default, revert to bootp */
59#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
ff36fd85 60#else /* CONFIG_DBAU1550 */
ad88297e 61#define CONFIG_BOOTCOMMAND "bootp;bootm"
ff36fd85
WD
62#endif /* CONFIG_DBAU1550 */
63
80ff4f99
JL
64/*
65 * BOOTP options
66 */
67#define CONFIG_BOOTP_BOOTFILESIZE
68#define CONFIG_BOOTP_BOOTPATH
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71
ab999ba1
JL
72/*
73 * Command line configuration.
74 */
ab999ba1 75#undef CONFIG_CMD_BEDBUG
ab999ba1
JL
76
77#ifdef CONFIG_DBAU1550
78
ab999ba1 79#undef CONFIG_CMD_IDE
ab999ba1
JL
80#undef CONFIG_CMD_PCMCIA
81
82#else
83
84#define CONFIG_CMD_IDE
ab999ba1 85
ab999ba1
JL
86#endif
87
5da627a4
WD
88/*
89 * Miscellaneous configurable options
90 */
6d0f6bcf 91#define CONFIG_SYS_LONGHELP /* undef to save memory */
ff36fd85 92
6d0f6bcf
JCPV
93#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
94#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
95#define CONFIG_SYS_MAXARGS 16 /* max number of command args*/
5da627a4 96
6d0f6bcf 97#define CONFIG_SYS_MALLOC_LEN 128*1024
5da627a4 98
6d0f6bcf 99#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
5da627a4 100
6d0f6bcf 101#define CONFIG_SYS_MHZ 396
ff36fd85 102
6d0f6bcf 103#if (CONFIG_SYS_MHZ % 12) != 0
ff36fd85
WD
104#error "Invalid CPU frequency - must be multiple of 12!"
105#endif
106
6d0f6bcf 107#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
a55d4817 108
6d0f6bcf 109#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
5da627a4 110
6d0f6bcf 111#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
5da627a4 112
6d0f6bcf
JCPV
113#define CONFIG_SYS_MEMTEST_START 0x80100000
114#define CONFIG_SYS_MEMTEST_END 0x80800000
5da627a4
WD
115
116/*-----------------------------------------------------------------------
117 * FLASH and environment organization
118 */
ff36fd85
WD
119#ifdef CONFIG_DBAU1550
120
6d0f6bcf
JCPV
121#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
122#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
ff36fd85
WD
123
124#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
125#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
126
ff36fd85
WD
127#else /* CONFIG_DBAU1550 */
128
6d0f6bcf
JCPV
129#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
130#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
5da627a4
WD
131
132#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
133#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
134
ff36fd85
WD
135#endif /* CONFIG_DBAU1550 */
136
6d0f6bcf 137#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
ad88297e 138
6d0f6bcf 139#define CONFIG_SYS_FLASH_CFI 1
00b1883a 140#define CONFIG_FLASH_CFI_DRIVER 1
ff36fd85 141
5da627a4 142/* The following #defines are needed to get flash environment right */
9a893d24
MY
143/* ROM version */
144#define CONFIG_SYS_TEXT_BASE 0xbfc00000
145/* RAM version */
146/* #define CONFIG_SYS_TEXT_BASE 0x80100000 */
147
14d0a02a 148#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf 149#define CONFIG_SYS_MONITOR_LEN (192 << 10)
5da627a4 150
6d0f6bcf 151#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
5da627a4
WD
152
153/* We boot from this flash, selected with dip switch */
6d0f6bcf 154#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
5da627a4
WD
155
156/* timeout values are in ticks */
6d0f6bcf
JCPV
157#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
158#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
5da627a4 159
93f6d725 160#define CONFIG_ENV_IS_NOWHERE 1
5da627a4
WD
161
162/* Address and size of Primary Environment Sector */
0e8d1586
JCPV
163#define CONFIG_ENV_ADDR 0xB0030000
164#define CONFIG_ENV_SIZE 0x10000
5da627a4
WD
165
166#define CONFIG_FLASH_16BIT
167
168#define CONFIG_NR_DRAM_BANKS 2
169
ff36fd85
WD
170#ifdef CONFIG_DBAU1550
171#define MEM_SIZE 192
172#else
173#define MEM_SIZE 64
174#endif
175
5da627a4
WD
176#define CONFIG_MEMSIZE_IN_BYTES
177
ff36fd85 178#ifndef CONFIG_DBAU1550
5da627a4 179/*---ATA PCMCIA ------------------------------------*/
6d0f6bcf
JCPV
180#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
181#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
5da627a4
WD
182#define CONFIG_PCMCIA_SLOT_A
183
184#define CONFIG_ATAPI 1
185#define CONFIG_MAC_PARTITION 1
186
187/* We run CF in "true ide" mode or a harddrive via pcmcia */
188#define CONFIG_IDE_PCMCIA 1
189
190/* We only support one slot for now */
6d0f6bcf
JCPV
191#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
192#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
5da627a4
WD
193
194#undef CONFIG_IDE_LED /* LED for ide not supported */
195#undef CONFIG_IDE_RESET /* reset for ide not supported */
196
6d0f6bcf 197#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
5da627a4 198
6d0f6bcf 199#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
5da627a4 200
d4ca31c4 201/* Offset for data I/O */
6d0f6bcf 202#define CONFIG_SYS_ATA_DATA_OFFSET 8
5da627a4
WD
203
204/* Offset for normal register accesses */
6d0f6bcf 205#define CONFIG_SYS_ATA_REG_OFFSET 0
5da627a4
WD
206
207/* Offset for alternate registers */
6d0f6bcf 208#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
ff36fd85 209#endif /* CONFIG_DBAU1550 */
5da627a4
WD
210
211/*-----------------------------------------------------------------------
212 * Cache Configuration
213 */
6d0f6bcf
JCPV
214#define CONFIG_SYS_DCACHE_SIZE 16384
215#define CONFIG_SYS_ICACHE_SIZE 16384
216#define CONFIG_SYS_CACHELINE_SIZE 32
5da627a4 217
5da627a4 218#endif /* __CONFIG_H */