]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/dlvision-10g.h
Merge branch 'master' of git://git.denx.de/u-boot-nds32
[people/ms/u-boot.git] / include / configs / dlvision-10g.h
CommitLineData
2da0fc0d
DE
1/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
2da0fc0d
DE
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
12#define CONFIG_4xx 1 /* member of PPC4xx family */
13#define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */
14
15#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
16
17/*
18 * Include common defines/options for all AMCC eval boards
19 */
20#define CONFIG_HOSTNAME dlvsion-10g
2ade7bee 21#define CONFIG_IDENT_STRING " dlvision-10g 0.03"
2da0fc0d
DE
22#include "amcc-common.h"
23
6e9e6c36
DE
24#define CONFIG_BOARD_EARLY_INIT_F
25#define CONFIG_BOARD_EARLY_INIT_R
b19bf834 26#define CONFIG_MISC_INIT_R
2da0fc0d
DE
27#define CONFIG_LAST_STAGE_INIT
28
29#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30
6cfa9eec
DE
31#undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
32#define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
33#define CONFIG_AUTOBOOT_STOP_STR " "
34
2da0fc0d
DE
35/*
36 * Configure PLL
37 */
38#define PLLMR0_DEFAULT PLLMR0_266_133_66
39#define PLLMR1_DEFAULT PLLMR1_266_133_66
40
41/* new uImage format support */
42#define CONFIG_FIT
43#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
44
45#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
46
47/*
48 * Default environment variables
49 */
50#define CONFIG_EXTRA_ENV_SETTINGS \
51 CONFIG_AMCC_DEF_ENV \
52 CONFIG_AMCC_DEF_ENV_POWERPC \
53 CONFIG_AMCC_DEF_ENV_NOR_UPD \
54 "kernel_addr=fc000000\0" \
55 "fdt_addr=fc1e0000\0" \
56 "ramdisk_addr=fc200000\0" \
57 ""
58
59#define CONFIG_PHY_ADDR 4 /* PHY address */
60#define CONFIG_HAS_ETH0
61#define CONFIG_HAS_ETH1
62#define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
63#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
64
65/*
66 * Commands additional to the ones defined in amcc-common.h
67 */
68#define CONFIG_CMD_CACHE
b19bf834 69#define CONFIG_CMD_DTT
2da0fc0d
DE
70#undef CONFIG_CMD_EEPROM
71
72/*
73 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
74 */
75#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
76
77/* SDRAM timings used in datasheet */
78#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
79#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
80#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
81#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
82#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
83
84/*
85 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
86 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
87 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
88 * The Linux BASE_BAUD define should match this configuration.
89 * baseBaud = cpuClock/(uartDivisor*16)
90 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
91 * set Linux BASE_BAUD to 403200.
92 */
93#define CONFIG_CONS_INDEX 1 /* Use UART0 */
94#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
95#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
96#define CONFIG_SYS_BASE_BAUD 691200
97
98/*
99 * I2C stuff
100 */
880540de 101#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
2da0fc0d
DE
102
103/* Temp sensor/hwmon/dtt */
104#define CONFIG_DTT_LM63 1 /* National LM63 */
2ade7bee 105#define CONFIG_DTT_SENSORS { 0x4c, 0x4e, 0x18 } /* Sensor addresses */
2da0fc0d 106#define CONFIG_DTT_PWM_LOOKUPTABLE \
97ca7b3b
DE
107 { { 46, 10 }, { 48, 14 }, { 50, 19 }, { 52, 23 },\
108 { 54, 27 }, { 56, 31 }, { 58, 36 }, { 60, 40 } }
2da0fc0d
DE
109#define CONFIG_DTT_TACH_LIMIT 0xa10
110
111/* EBC peripherals */
112
113#define CONFIG_SYS_FLASH_BASE 0xFC000000
114#define CONFIG_SYS_FPGA0_BASE 0x7f100000
115#define CONFIG_SYS_FPGA1_BASE 0x7f200000
116#define CONFIG_SYS_LATCH_BASE 0x7f300000
117
118#define CONFIG_SYS_FPGA_BASE(k) \
119 (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
120
121#define CONFIG_SYS_FPGA_DONE(k) \
122 (k ? 0x2000 : 0x1000)
123
124#define CONFIG_SYS_FPGA_COUNT 2
125
126#define CONFIG_SYS_LATCH0_RESET 0xffff
127#define CONFIG_SYS_LATCH0_BOOT 0xffff
128#define CONFIG_SYS_LATCH1_RESET 0xffcf
129#define CONFIG_SYS_LATCH1_BOOT 0xffff
130
5cb4100f
DE
131#define CONFIG_SYS_FPGA_NO_RFL_HI
132
2da0fc0d
DE
133/*
134 * FLASH organization
135 */
136#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
137#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
138
139#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
140
141#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
142#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
143
144#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
145#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
146
147#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
148#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protect */
149
150#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
151#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
152
153#ifdef CONFIG_ENV_IS_IN_FLASH
154#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
155#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
156#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
157
158/* Address and size of Redundant Environment Sector */
159#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
160#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
161#endif
162
163/*
164 * PPC405 GPIO Configuration
165 */
166#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
167{ \
168/* GPIO Core 0 */ \
169{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
170{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
171{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
172{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
173{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
174{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
175{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
176{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
177{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
178{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
179{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
180{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
181{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
182{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
183{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
184{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
185{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
186{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
187{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
188{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
189{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
190{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
191{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
192{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
193{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
194{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
195{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
196{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
197{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
198{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
199{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
200{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
201} \
202}
203
204/*
205 * Definitions for initial stack pointer and data area (in data cache)
206 */
207/* use on chip memory (OCM) for temperary stack until sdram is tested */
208#define CONFIG_SYS_TEMP_STACK_OCM 1
209
210/* On Chip Memory location */
211#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
212#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
213#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
214#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area */
215
216#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size/bytes res'd for init data*/
217#define CONFIG_SYS_GBL_DATA_OFFSET \
218 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
219#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
220
221/*
222 * External Bus Controller (EBC) Setup
223 */
224
225/* Memory Bank 0 (NOR-flash) */
226#define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \
227 EBC_BXAP_FWT_ENCODE(8) | \
228 EBC_BXAP_BWT_ENCODE(7) | \
229 EBC_BXAP_BCE_DISABLE | \
230 EBC_BXAP_BCT_2TRANS | \
231 EBC_BXAP_CSN_ENCODE(0) | \
232 EBC_BXAP_OEN_ENCODE(2) | \
233 EBC_BXAP_WBN_ENCODE(2) | \
234 EBC_BXAP_WBF_ENCODE(2) | \
235 EBC_BXAP_TH_ENCODE(4) | \
236 EBC_BXAP_RE_DISABLED | \
237 EBC_BXAP_SOR_NONDELAYED | \
238 EBC_BXAP_BEM_WRITEONLY | \
239 EBC_BXAP_PEN_DISABLED)
240#define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
241 EBC_BXCR_BS_64MB | \
242 EBC_BXCR_BU_RW | \
243 EBC_BXCR_BW_16BIT)
244
245/* Memory Bank 1 (FPGA0) */
246#define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
247 EBC_BXAP_TWT_ENCODE(5) | \
248 EBC_BXAP_BCE_DISABLE | \
249 EBC_BXAP_BCT_2TRANS | \
250 EBC_BXAP_CSN_ENCODE(0) | \
251 EBC_BXAP_OEN_ENCODE(2) | \
252 EBC_BXAP_WBN_ENCODE(1) | \
253 EBC_BXAP_WBF_ENCODE(1) | \
254 EBC_BXAP_TH_ENCODE(0) | \
255 EBC_BXAP_RE_DISABLED | \
256 EBC_BXAP_SOR_NONDELAYED | \
257 EBC_BXAP_BEM_WRITEONLY | \
258 EBC_BXAP_PEN_DISABLED)
259#define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
260 EBC_BXCR_BS_1MB | \
261 EBC_BXCR_BU_RW | \
262 EBC_BXCR_BW_16BIT)
263
264/* Memory Bank 2 (FPGA1) */
265#define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
266 EBC_BXAP_TWT_ENCODE(6) | \
267 EBC_BXAP_BCE_DISABLE | \
268 EBC_BXAP_BCT_2TRANS | \
269 EBC_BXAP_CSN_ENCODE(0) | \
270 EBC_BXAP_OEN_ENCODE(2) | \
271 EBC_BXAP_WBN_ENCODE(1) | \
272 EBC_BXAP_WBF_ENCODE(1) | \
273 EBC_BXAP_TH_ENCODE(0) | \
274 EBC_BXAP_RE_DISABLED | \
275 EBC_BXAP_SOR_NONDELAYED | \
276 EBC_BXAP_BEM_WRITEONLY | \
277 EBC_BXAP_PEN_DISABLED)
278#define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
279 EBC_BXCR_BS_1MB | \
280 EBC_BXCR_BU_RW | \
281 EBC_BXCR_BW_16BIT)
282
283/* Memory Bank 3 (Latches) */
284#define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
285 EBC_BXAP_FWT_ENCODE(8) | \
286 EBC_BXAP_BWT_ENCODE(4) | \
287 EBC_BXAP_BCE_DISABLE | \
288 EBC_BXAP_BCT_2TRANS | \
289 EBC_BXAP_CSN_ENCODE(0) | \
290 EBC_BXAP_OEN_ENCODE(1) | \
291 EBC_BXAP_WBN_ENCODE(1) | \
292 EBC_BXAP_WBF_ENCODE(1) | \
293 EBC_BXAP_TH_ENCODE(2) | \
294 EBC_BXAP_RE_DISABLED | \
295 EBC_BXAP_SOR_NONDELAYED | \
296 EBC_BXAP_BEM_WRITEONLY | \
297 EBC_BXAP_PEN_DISABLED)
298#define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
299 EBC_BXCR_BS_1MB | \
300 EBC_BXCR_BU_RW | \
301 EBC_BXCR_BW_16BIT)
302
303/*
304 * OSD Setup
305 */
306#define CONFIG_SYS_ICS8N3QV01
7749c84e 307#define CONFIG_SYS_MPC92469AC
2da0fc0d
DE
308#define CONFIG_SYS_SIL1178
309#define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
310
311#endif /* __CONFIG_H */