]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/edminiv2.h
ata: Migrate CONFIG_MVSATA_IDE to Kconfig
[people/ms/u-boot.git] / include / configs / edminiv2.h
CommitLineData
ce9c227c 1/*
57b4bce9 2 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
ce9c227c
AA
3 *
4 * Based on original Kirkwood support which is
5 * (C) Copyright 2009
6 * Marvell Semiconductor <www.marvell.com>
7 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8 *
1a459660 9 * SPDX-License-Identifier: GPL-2.0+
ce9c227c
AA
10 */
11
12#ifndef _CONFIG_EDMINIV2_H
13#define _CONFIG_EDMINIV2_H
14
9608e7de
AA
15/*
16 * SPL
17 */
18
19#define CONFIG_SPL_FRAMEWORK
9608e7de
AA
20#define CONFIG_SPL_TEXT_BASE 0xffff0000
21#define CONFIG_SPL_MAX_SIZE 0x0000fff0
22#define CONFIG_SPL_STACK 0x00020000
23#define CONFIG_SPL_BSS_START_ADDR 0x00020000
24#define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
25#define CONFIG_SYS_SPL_MALLOC_START 0x00040000
26#define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
9608e7de
AA
27#define CONFIG_SYS_UBOOT_BASE 0xfff90000
28#define CONFIG_SYS_UBOOT_START 0x00800000
29#define CONFIG_SYS_TEXT_BASE 0x00800000
30
ce9c227c
AA
31/*
32 * High Level Configuration Options (easy to change)
33 */
34
35#define CONFIG_MARVELL 1
ce9c227c 36#define CONFIG_FEROCEON 1 /* CPU Core subversion */
ce9c227c
AA
37#define CONFIG_88F5182 1 /* SOC Name */
38#define CONFIG_MACH_EDMINIV2 1 /* Machine type */
39
5ff8b354 40#include <asm/arch/orion5x.h>
ce9c227c
AA
41/*
42 * CLKs configurations
43 */
44
ce9c227c
AA
45/*
46 * Board-specific values for Orion5x MPP low level init:
47 * - MPPs 12 to 15 are SATA LEDs (mode 5)
48 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
49 * MPP16 to MPP19, mode 0 for others
50 */
51
52#define ORION5X_MPP0_7 0x00000003
53#define ORION5X_MPP8_15 0x55550000
ecaf3af2 54#define ORION5X_MPP16_23 0x00005555
ce9c227c
AA
55
56/*
57 * Board-specific values for Orion5x GPIO low level init:
58 * - GPIO3 is input (RTC interrupt)
59 * - GPIO16 is Power LED control (0 = on, 1 = off)
60 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
61 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
491f6c2f
AA
62 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
63 * - GPIO22 is SATA disk power status ()
64 * - GPIO23 is supply status for SATA disk ()
65 * - GPIO24 is supply control for board (write 1 to power off)
66 * Last GPIO is 25, further bits are supposed to be 0.
ce9c227c 67 * Enable mask has ones for INPUT, 0 for OUTPUT.
491f6c2f 68 * Default is LED ON, board ON :)
ce9c227c
AA
69 */
70
491f6c2f
AA
71#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
72#define ORION5X_GPIO_OUT_VALUE 0x00000000
73#define ORION5X_GPIO_IN_POLARITY 0x000000d0
ce9c227c
AA
74
75/*
76 * NS16550 Configuration
77 */
78
ce9c227c
AA
79#define CONFIG_SYS_NS16550_SERIAL
80#define CONFIG_SYS_NS16550_REG_SIZE (-4)
81#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
82#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
83
84/*
85 * Serial Port configuration
86 * The following definitions let you select what serial you want to use
87 * for your console driver.
88 */
89
90#define CONFIG_CONS_INDEX 1 /*Console on UART0 */
ce9c227c
AA
91#define CONFIG_SYS_BAUDRATE_TABLE \
92 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
93
94/*
95 * FLASH configuration
96 */
97
98#define CONFIG_SYS_FLASH_CFI
99#define CONFIG_FLASH_CFI_DRIVER
ce9c227c
AA
100#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
102#define CONFIG_SYS_FLASH_BASE 0xfff80000
ce9c227c
AA
103
104/* auto boot */
ce9c227c
AA
105
106/*
107 * For booting Linux, the board info and command line data
108 * have to be in the first 8 MB of memory, since this is
109 * the maximum mapped by the Linux kernel during initialization.
110 */
111#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
112#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
113#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
114
ce9c227c 115#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
ce9c227c 116/*
ef0f2f57 117 * Commands configuration
ce9c227c 118 */
ab9164d0 119
ce9c227c 120/*
ab9164d0 121 * Network
ce9c227c 122 */
ab9164d0
AA
123
124#ifdef CONFIG_CMD_NET
125#define CONFIG_MVGBE /* Enable Marvell GbE Driver */
126#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
127#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
128#define CONFIG_PHY_BASE_ADR 0x8
129#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
130#define CONFIG_NETCONSOLE /* include NetConsole support */
ab9164d0
AA
131#define CONFIG_MII /* expose smi ove miiphy interface */
132#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
133#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
134#endif
ce9c227c 135
ecaf3af2
AA
136/*
137 * IDE
138 */
fc843a02 139#ifdef CONFIG_IDE
ecaf3af2
AA
140#define __io
141#define CONFIG_IDE_PREINIT
ecaf3af2 142/* ED Mini V has an IDE-compatible SATA connector for port 1 */
ecaf3af2
AA
143#define CONFIG_MVSATA_IDE_USE_PORT1
144/* Needs byte-swapping for ATA data register */
145#define CONFIG_IDE_SWAP_IO
146/* Data, registers and alternate blocks are at the same offset */
147#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
148#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
149#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
150/* Each 8-bit ATA register is aligned to a 4-bytes address */
151#define CONFIG_SYS_ATA_STRIDE 4
152/* Controller supports 48-bits LBA addressing */
153#define CONFIG_LBA48
154/* A single bus, a single device */
155#define CONFIG_SYS_IDE_MAXBUS 1
156#define CONFIG_SYS_IDE_MAXDEVICE 1
157/* ATA registers base is at SATA controller base */
158#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
159/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
160#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
161/* end of IDE defines */
162#endif /* CMD_IDE */
163
81a6c009
AA
164/*
165 * Common USB/EHCI configuration
166 */
167#ifdef CONFIG_CMD_USB
81a6c009 168#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
81a6c009
AA
169#define CONFIG_SUPPORT_VFAT
170#endif /* CONFIG_CMD_USB */
171
c2ca44c2
AA
172/*
173 * I2C related stuff
174 */
175#ifdef CONFIG_CMD_I2C
0db2bbdc
HG
176#define CONFIG_SYS_I2C
177#define CONFIG_SYS_I2C_MVTWSI
dd82242b 178#define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
c2ca44c2
AA
179#define CONFIG_SYS_I2C_SLAVE 0x0
180#define CONFIG_SYS_I2C_SPEED 100000
181#endif
182
ce9c227c
AA
183/*
184 * Environment variables configurations
185 */
ce9c227c
AA
186#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
187#define CONFIG_ENV_SIZE 0x2000
188#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
189
190/*
191 * Size of malloc() pool
192 */
84fb04b6 193#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
ce9c227c
AA
194
195/*
196 * Other required minimal configurations
197 */
ce9c227c 198#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
ce9c227c
AA
199#define CONFIG_NR_DRAM_BANKS 1
200
ce9c227c
AA
201#define CONFIG_SYS_LOAD_ADDR 0x00800000
202#define CONFIG_SYS_MEMTEST_START 0x00400000
203#define CONFIG_SYS_MEMTEST_END 0x007fffff
204#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
ce9c227c 205
a203a7c8
AA
206/* Enable command line editing */
207#define CONFIG_CMDLINE_EDITING
208
209/* provide extensive help */
210#define CONFIG_SYS_LONGHELP
211
0693923c
AA
212/* additions for new relocation code, must be added to all boards */
213#define CONFIG_SYS_SDRAM_BASE 0
214#define CONFIG_SYS_INIT_SP_ADDR \
25ddd1fb 215 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
0693923c 216
ce9c227c 217#endif /* _CONFIG_EDMINIV2_H */