]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/exynos5-common.h
Kconfig: Move CONFIG_FIT and related options to Kconfig
[people/ms/u-boot.git] / include / configs / exynos5-common.h
CommitLineData
76dd9b6a
RS
1/*
2 * Copyright (C) 2013 Samsung Electronics
3 *
4 * Configuration settings for the SAMSUNG EXYNOS5 board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
4c7bb1d2
SG
9#ifndef __CONFIG_EXYNOS5_COMMON_H
10#define __CONFIG_EXYNOS5_COMMON_H
76dd9b6a 11
5ea01ab1
SG
12#define CONFIG_EXYNOS5 /* Exynos5 Family */
13
14#include "exynos-common.h"
15
16#define CONFIG_SYS_CACHELINE_SIZE 64
76dd9b6a
RS
17#define CONFIG_EXYNOS_SPL
18
f44ef7d6 19#ifdef FTRACE
76dd9b6a
RS
20#define CONFIG_TRACE
21#define CONFIG_CMD_TRACE
22#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
23#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
24#define CONFIG_TRACE_EARLY
25#define CONFIG_TRACE_EARLY_ADDR 0x50000000
f44ef7d6 26#endif
76dd9b6a
RS
27
28/* Enable ACE acceleration for SHA1 and SHA256 */
29#define CONFIG_EXYNOS_ACE_SHA
30#define CONFIG_SHA_HW_ACCEL
31
76dd9b6a
RS
32/* Power Down Modes */
33#define S5P_CHECK_SLEEP 0x00000BAD
34#define S5P_CHECK_DIDLE 0xBAD00000
35#define S5P_CHECK_LPA 0xABAD0000
36
37/* Offset for inform registers */
38#define INFORM0_OFFSET 0x800
39#define INFORM1_OFFSET 0x804
40#define INFORM2_OFFSET 0x808
41#define INFORM3_OFFSET 0x80c
42
76dd9b6a
RS
43/* select serial console configuration */
44#define CONFIG_BAUDRATE 115200
45#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
46#define CONFIG_SILENT_CONSOLE
5ea01ab1
SG
47#define CONFIG_SYS_CONSOLE_IS_IN_ENV
48#define CONFIG_CONSOLE_MUX
76dd9b6a 49
76dd9b6a
RS
50#define CONFIG_CMD_HASH
51
76dd9b6a
RS
52/* Thermal Management Unit */
53#define CONFIG_EXYNOS_TMU
54#define CONFIG_CMD_DTT
55#define CONFIG_TMU_CMD_DTT
56
76dd9b6a 57/* MMC SPL */
76dd9b6a 58#define COPY_BL2_FNPTR_ADDR 0x02020030
5ea01ab1 59#define CONFIG_SUPPORT_EMMC_BOOT
76dd9b6a
RS
60
61#define CONFIG_SPL_LIBCOMMON_SUPPORT
62#define CONFIG_SPL_GPIO_SUPPORT
d4061aa0
SG
63#define CONFIG_SPL_SERIAL_SUPPORT
64#define CONFIG_SPL_LIBGENERIC_SUPPORT
76dd9b6a
RS
65
66/* specific .lds file */
67#define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
76dd9b6a 68
76dd9b6a 69/* Boot Argument Buffer Size */
76dd9b6a
RS
70/* memtest works on */
71#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
72#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
73#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
74
75#define CONFIG_RD_LVL
76
76dd9b6a
RS
77#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
78#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
79#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
80#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
81#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
82#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
83#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
84#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
85#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
86#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
87#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
88#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
89#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
90#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
91#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
92#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
93
94#define CONFIG_SYS_MONITOR_BASE 0x00000000
95
76dd9b6a
RS
96#define CONFIG_SYS_MMC_ENV_DEV 0
97
98#define CONFIG_SECURE_BL1_ONLY
99
100/* Secure FW size configuration */
101#ifdef CONFIG_SECURE_BL1_ONLY
102#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
103#else
104#define CONFIG_SEC_FW_SIZE 0
105#endif
106
107/* Configuration of BL1, BL2, ENV Blocks on mmc */
108#define CONFIG_RES_BLOCK_SIZE (512)
109#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
110#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
111#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
112
113#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
114#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
fa253157 115
a187559e 116/* U-Boot copy size from boot Media to DRAM.*/
76dd9b6a
RS
117#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
118#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
119
76dd9b6a
RS
120#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
121#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
122
76dd9b6a 123/* I2C */
76dd9b6a 124#define CONFIG_CMD_I2C
76dd9b6a 125#define CONFIG_SYS_I2C_S3C24X0
189d8016 126#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
76dd9b6a
RS
127#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
128#define CONFIG_I2C_EDID
129
130/* SPI */
76dd9b6a 131#ifdef CONFIG_SPI_FLASH
76dd9b6a
RS
132#define CONFIG_CMD_SF
133#define CONFIG_CMD_SPI
76dd9b6a
RS
134#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
135#define CONFIG_SF_DEFAULT_SPEED 50000000
76dd9b6a
RS
136#endif
137
138#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
139#define CONFIG_ENV_SPI_MODE SPI_MODE_0
140#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
141#define CONFIG_ENV_SPI_BUS 1
142#define CONFIG_ENV_SPI_MAX_HZ 50000000
143#endif
144
76dd9b6a
RS
145/* Ethernet Controllor Driver */
146#ifdef CONFIG_CMD_NET
147#define CONFIG_SMC911X
148#define CONFIG_SMC911X_BASE 0x5000000
149#define CONFIG_SMC911X_16_BIT
150#define CONFIG_ENV_SROM_BANK 1
151#endif /*CONFIG_CMD_NET*/
152
76dd9b6a
RS
153/* SHA hashing */
154#define CONFIG_CMD_HASH
155#define CONFIG_HASH_VERIFY
156#define CONFIG_SHA1
157#define CONFIG_SHA256
158
159/* Enable Time Command */
160#define CONFIG_CMD_TIME
161
9b97b727 162
66223787
SS
163/* USB */
164#define CONFIG_CMD_USB
165#define CONFIG_USB_STORAGE
552d60cc 166#define CONFIG_USB_XHCI_DWC3
66223787
SS
167#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
168#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
169
170#define CONFIG_USB_HOST_ETHER
171#define CONFIG_USB_ETHER_ASIX
172#define CONFIG_USB_ETHER_SMSC95XX
76aab9eb 173#define CONFIG_USB_ETHER_RTL8152
66223787 174
582693b2
AS
175/* USB boot mode */
176#define CONFIG_USB_BOOTING
177#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
178#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
179#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
180
e6825e03
IC
181#define BOOT_TARGET_DEVICES(func) \
182 func(MMC, mmc, 1) \
183 func(MMC, mmc, 0) \
184 func(PXE, pxe, na) \
185 func(DHCP, dhcp, na)
186
187#include <config_distro_bootcmd.h>
188
189#ifndef MEM_LAYOUT_ENV_SETTINGS
190/* 2GB RAM, bootm size of 256M, load scripts after that */
191#define MEM_LAYOUT_ENV_SETTINGS \
192 "bootm_size=0x10000000\0" \
193 "kernel_addr_r=0x42000000\0" \
194 "fdt_addr_r=0x43000000\0" \
195 "ramdisk_addr_r=0x43300000\0" \
196 "scriptaddr=0x50000000\0" \
197 "pxefile_addr_r=0x51000000\0"
198#endif
199
200#ifndef EXYNOS_DEVICE_SETTINGS
201#define EXYNOS_DEVICE_SETTINGS \
202 "stdin=serial\0" \
203 "stdout=serial\0" \
204 "stderr=serial\0"
205#endif
206
207#ifndef EXYNOS_FDTFILE_SETTING
208#define EXYNOS_FDTFILE_SETTING
209#endif
210
211#define CONFIG_EXTRA_ENV_SETTINGS \
212 EXYNOS_DEVICE_SETTINGS \
213 EXYNOS_FDTFILE_SETTING \
214 MEM_LAYOUT_ENV_SETTINGS \
215 BOOTENV
216
4c7bb1d2 217#endif /* __CONFIG_EXYNOS5_COMMON_H */