]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/gr_cpci_ax2000.h
flash: complete CONFIG_SYS_NO_FLASH move with renaming
[people/ms/u-boot.git] / include / configs / gr_cpci_ax2000.h
CommitLineData
6ed8a43a
DH
1/* Configuration header file for Gaisler GR-CPCI-AX2000
2 * AX board. Note that since the AX is removable the configuration
3 * for this board must be edited below.
4 *
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * (C) Copyright 2008
9 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
6ed8a43a
DH
12 */
13
14#ifndef __CONFIG_H__
15#define __CONFIG_H__
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21
6ed8a43a
DH
22#define CONFIG_CPCI_AX2000 1 /* ... on GR-CPCI-AX2000 board */
23
24#define CONFIG_LEON_RAM_SRAM 1
25#define CONFIG_LEON_RAM_SDRAM 2
26#define CONFIG_LEON_RAM_SDRAM_NOSRAM 3
27
28/* Select Memory to run from
29 *
30 * SRAM - UBoot is run in SRAM, SRAM-0x40000000, SDRAM-0x60000000
31 * SDRAM - UBoot is run in SDRAM, SRAM-0x40000000 and SDRAM-0x60000000
32 * SDRAM_NOSRAM - UBoot is run in SDRAM, SRAM not available, SDRAM at 0x40000000
33 *
34 * Note, if Linux is to be used, SDRAM or SDRAM_NOSRAM is required since
35 * it doesn't fit into the 4Mb SRAM.
36 *
37 * SRAM is default since it will work for all systems, however will not
38 * be able to boot linux.
39 */
40#define CONFIG_LEON_RAM_SELECT CONFIG_LEON_RAM_SRAM
41
42/* CPU / AMBA BUS configuration */
53677ef1 43#define CONFIG_SYS_CLK_FREQ 20000000 /* 20MHz */
6ed8a43a 44
6ed8a43a
DH
45/*
46 * Serial console configuration
47 */
48#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
6d0f6bcf 49#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
6ed8a43a
DH
50
51/* Partitions */
6ed8a43a
DH
52
53/*
54 * Supported commands
55 */
6ed8a43a 56#define CONFIG_CMD_REGINFO
6ed8a43a
DH
57#define CONFIG_CMD_DIAG
58#define CONFIG_CMD_IRQ
59
60/*
61 * Autobooting
62 */
6ed8a43a
DH
63
64#define CONFIG_PREBOOT "echo;" \
65 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
66 "echo"
67
68#undef CONFIG_BOOTARGS
69
70#define CONFIG_EXTRA_ENV_SETTINGS_BASE \
71 "netdev=eth0\0" \
72 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
73 "nfsroot=${serverip}:${rootpath}\0" \
74 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
75 "addip=setenv bootargs ${bootargs} " \
76 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
77 ":${hostname}:${netdev}:off panic=1\0" \
78 "flash_nfs=run nfsargs addip;" \
79 "bootm ${kernel_addr}\0" \
80 "flash_self=run ramargs addip;" \
81 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
3a2b9f28 82 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
6ed8a43a
DH
83 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.206:192.168.0.20:192.168.0.1:255.255.255.0:ax2000:eth0\0"
84
85#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SRAM
86#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
87 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
88 "scratch=40200000\0" \
89 ""
90#elif CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM
91#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
92 "net_nfs=tftp 60000000 ${bootfile};run nfsargs addip;bootm\0" \
93 "scratch=60800000\0" \
94 ""
95#else
96/* More than 4Mb is assumed when running from SDRAM */
97#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
98 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
99 "scratch=40800000\0" \
100 ""
101#endif
102
103#define CONFIG_EXTRA_ENV_SETTINGS CONFIG_EXTRA_ENV_SETTINGS_BASE CONFIG_EXTRA_ENV_SETTINGS_SELECT
104
105#define CONFIG_NETMASK 255.255.255.0
106#define CONFIG_GATEWAYIP 192.168.0.1
107#define CONFIG_SERVERIP 192.168.0.20
108#define CONFIG_IPADDR 192.168.0.206
8b3637c6 109#define CONFIG_ROOTPATH "/export/rootfs"
6ed8a43a 110#define CONFIG_HOSTNAME ax2000
b3f44c21 111#define CONFIG_BOOTFILE "/uImage"
6ed8a43a
DH
112
113#define CONFIG_BOOTCOMMAND "run flash_self"
114
115/* Memory MAP
116 *
117 * Flash:
118 * |--------------------------------|
119 * | 0x00000000 Text & Data & BSS | *
120 * | for Monitor | *
121 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
122 * | UNUSED / Growth | * 256kb
123 * |--------------------------------|
124 * | 0x00050000 Base custom area | *
125 * | kernel / FS | *
126 * | | * Rest of Flash
127 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
128 * | END-0x00008000 Environment | * 32kb
129 * |--------------------------------|
130 *
131 *
132 *
133 * Main Memory (4Mb SRAM or XMb SDRAM):
134 * |--------------------------------|
135 * | UNUSED / scratch area |
136 * | |
137 * | |
138 * | |
139 * | |
140 * |--------------------------------|
141 * | Monitor .Text / .DATA / .BSS | * 256kb
142 * | Relocated! | *
143 * |--------------------------------|
144 * | Monitor Malloc | * 128kb (contains relocated environment)
145 * |--------------------------------|
146 * | Monitor/kernel STACK | * 64kb
147 * |--------------------------------|
148 * | Page Table for MMU systems | * 2k
149 * |--------------------------------|
150 * | PROM Code accessed from Linux | * 6kb-128b
151 * |--------------------------------|
152 * | Global data (avail from kernel)| * 128b
153 * |--------------------------------|
154 *
155 */
156
157/*
158 * Flash configuration (8,16 or 32 MB)
159 * TEXT base always at 0xFFF00000
160 * ENV_ADDR always at 0xFFF40000
161 * FLASH_BASE at 0xFC000000 for 64 MB
162 * 0xFE000000 for 32 MB
163 * 0xFF000000 for 16 MB
164 * 0xFF800000 for 8 MB
165 */
6d0f6bcf
JCPV
166#define CONFIG_SYS_FLASH_BASE 0x00000000
167#define CONFIG_SYS_FLASH_SIZE 0x00800000
6ed8a43a
DH
168
169#define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */
6d0f6bcf
JCPV
170#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */
171#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
6ed8a43a 172
6d0f6bcf
JCPV
173#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
175#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
176#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
177#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
6ed8a43a
DH
178
179/*** CFI CONFIG ***/
6d0f6bcf 180#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
00b1883a 181#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 182#define CONFIG_SYS_FLASH_CFI
6ed8a43a 183/* Bypass cache when reading regs from flash memory */
6d0f6bcf 184#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
6ed8a43a 185/* Buffered writes (32byte/go) instead of single accesses */
6d0f6bcf 186#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
6ed8a43a
DH
187
188/*
189 * Environment settings
190 */
93f6d725 191/*#define CONFIG_ENV_IS_NOWHERE 1*/
5a1aceb0 192#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
193/* CONFIG_ENV_ADDR need to be at sector boundary */
194#define CONFIG_ENV_SIZE 0x8000
195#define CONFIG_ENV_SECT_SIZE 0x20000
6d0f6bcf 196#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
6ed8a43a
DH
197#define CONFIG_ENV_OVERWRITE 1
198
199/*
200 * Memory map
201 *
202 * Always 4Mb SRAM available
203 * SDRAM module may be available on 0x60000000, SDRAM
204 * is configured as if a 128Mb SDRAM module is available.
205 */
206
207#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
6d0f6bcf 208#define CONFIG_SYS_SDRAM_BASE 0x40000000
6ed8a43a 209#else
6d0f6bcf 210#define CONFIG_SYS_SDRAM_BASE 0x60000000
6ed8a43a
DH
211#endif
212
6d0f6bcf
JCPV
213#define CONFIG_SYS_SDRAM_SIZE 0x08000000
214#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
6ed8a43a
DH
215
216/* 4Mb SRAM available */
217#if CONFIG_LEON_RAM_SELECT != CONFIG_LEON_RAM_SDRAM_NOSRAM
6d0f6bcf
JCPV
218#define CONFIG_SYS_SRAM_BASE 0x40000000
219#define CONFIG_SYS_SRAM_SIZE 0x400000
220#define CONFIG_SYS_SRAM_END (CONFIG_SYS_SRAM_BASE+CONFIG_SYS_SRAM_SIZE)
6ed8a43a
DH
221#endif
222
223/* Select RAM used to run U-BOOT from... */
224#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SRAM
6d0f6bcf
JCPV
225#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SRAM_BASE
226#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SRAM_SIZE
227#define CONFIG_SYS_RAM_END CONFIG_SYS_SRAM_END
6ed8a43a 228#else
6d0f6bcf
JCPV
229#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
230#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
231#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
6ed8a43a
DH
232#endif
233
25ddd1fb 234#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE)
6ed8a43a 235
25ddd1fb 236#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
6d0f6bcf 237#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
6ed8a43a 238
6d0f6bcf
JCPV
239#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
240#define CONFIG_SYS_STACK_SIZE (0x10000-32)
6ed8a43a 241
14d0a02a 242#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
243#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
244# define CONFIG_SYS_RAMBOOT 1
6ed8a43a
DH
245#endif
246
6d0f6bcf
JCPV
247#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
248#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
249#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
6ed8a43a 250
6d0f6bcf
JCPV
251#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
252#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
6ed8a43a
DH
253
254/* relocated monitor area */
6d0f6bcf
JCPV
255#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
256#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
6ed8a43a
DH
257
258/* make un relocated address from relocated address */
14d0a02a 259#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
6ed8a43a
DH
260
261/*
262 * Ethernet configuration uses on board SMC91C111
263 */
7194ab80 264#define CONFIG_SMC91111 1
6ed8a43a
DH
265#define CONFIG_SMC91111_BASE 0x20000300 /* chip select 3 */
266#define CONFIG_SMC_USE_32_BIT 1 /* 32 bit bus */
267#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
268/*#define CONFIG_SHOW_ACTIVITY*/
269#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
270
6ed8a43a
DH
271#define CONFIG_PHY_ADDR 0x00
272
273/*
274 * Miscellaneous configurable options
275 */
6d0f6bcf 276#define CONFIG_SYS_LONGHELP /* undef to save memory */
6ed8a43a 277#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 278#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
6ed8a43a 279#else
6d0f6bcf 280#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6ed8a43a 281#endif
6d0f6bcf
JCPV
282#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
283#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
284#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6ed8a43a 285
6d0f6bcf
JCPV
286#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
287#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
6ed8a43a 288
6d0f6bcf 289#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
6ed8a43a 290
6ed8a43a
DH
291/*
292 * Various low-level settings
293 */
294
295/*-----------------------------------------------------------------------
296 * USB stuff
297 *-----------------------------------------------------------------------
298 */
299#define CONFIG_USB_CLOCK 0x0001BBBB
300#define CONFIG_USB_CONFIG 0x00005000
301
302/***** Gaisler GRLIB IP-Cores Config ********/
303
6d0f6bcf 304#define CONFIG_SYS_GRLIB_SDRAM 0
6ed8a43a 305
cff009ed
DH
306/* No SDRAM Configuration */
307#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
308
6ed8a43a
DH
309/* See, GRLIB Docs (grip.pdf) on how to set up
310 * These the memory controller registers.
311 */
cff009ed
DH
312#define CONFIG_SYS_GRLIB_ESA_MCTRL1
313#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x10f800ff | (1<<11))
6ed8a43a 314#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
cff009ed 315#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82206000
6ed8a43a 316#else
cff009ed 317#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82205260
6ed8a43a 318#endif
cff009ed 319#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x0809a000
6ed8a43a 320
cff009ed
DH
321/* GRLIB FT-MCTRL configuration */
322#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
323#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x10f800ff | (1<<11))
6ed8a43a 324#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
cff009ed 325#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82206000
6ed8a43a 326#else
cff009ed 327#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82205260
6ed8a43a 328#endif
cff009ed 329#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x0809a000
6ed8a43a
DH
330
331/* no DDR controller */
cff009ed 332#undef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
6ed8a43a
DH
333
334/* no DDR2 Controller */
cff009ed 335#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
6ed8a43a 336
6ed8a43a
DH
337/* default kernel command line */
338#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
339
340#endif /* __CONFIG_H */