]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/gr_xc3s_1500.h
Kconfig: Move config IDENT_STRING to Kconfig
[people/ms/u-boot.git] / include / configs / gr_xc3s_1500.h
CommitLineData
71d7e4c0
DH
1/* Configuration header file for Gaisler GR-XC3S-1500
2 * spartan board.
3 *
4 * (C) Copyright 2003-2005
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2007
8 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
9 *
3765b3e7 10 * SPDX-License-Identifier: GPL-2.0+
71d7e4c0
DH
11 */
12
13#ifndef __CONFIG_H__
14#define __CONFIG_H__
15
4c547754 16#define CONFIG_DISPLAY_BOARDINFO
a62bba15 17
71d7e4c0
DH
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
71d7e4c0
DH
23#define CONFIG_GRXC3S1500 1 /* ... on GR-XC3S-1500 board */
24
25/* CPU / AMBA BUS configuration */
53677ef1 26#define CONFIG_SYS_CLK_FREQ 40000000 /* 40MHz */
71d7e4c0 27
71d7e4c0
DH
28/*
29 * Serial console configuration
30 */
31#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
6d0f6bcf 32#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
71d7e4c0
DH
33
34/* Partitions */
35#define CONFIG_DOS_PARTITION
36#define CONFIG_MAC_PARTITION
37#define CONFIG_ISO_PARTITION
38
39/*
40 * Supported commands
41 */
71d7e4c0 42#define CONFIG_CMD_REGINFO
71d7e4c0
DH
43#define CONFIG_CMD_DIAG
44#define CONFIG_CMD_IRQ
45
46/*
47 * Autobooting
48 */
71d7e4c0
DH
49
50#define CONFIG_PREBOOT "echo;" \
51 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
52 "echo"
53
54#undef CONFIG_BOOTARGS
55
56#define CONFIG_EXTRA_ENV_SETTINGS \
57 "netdev=eth0\0" \
58 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
59 "nfsroot=${serverip}:${rootpath}\0" \
60 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
61 "addip=setenv bootargs ${bootargs} " \
62 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
63 ":${hostname}:${netdev}:off panic=1\0" \
64 "flash_nfs=run nfsargs addip;" \
65 "bootm ${kernel_addr}\0" \
66 "flash_self=run ramargs addip;" \
67 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
68 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
69 "scratch=40200000\0" \
3a2b9f28 70 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
71d7e4c0
DH
71 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.206:192.168.0.20:192.168.0.1:255.255.255.0:grxc3s1500_daniel:eth0\0" \
72 ""
73
74#define CONFIG_NETMASK 255.255.255.0
75#define CONFIG_GATEWAYIP 192.168.0.1
76#define CONFIG_SERVERIP 192.168.0.20
77#define CONFIG_IPADDR 192.168.0.206
8b3637c6 78#define CONFIG_ROOTPATH "/export/rootfs"
71d7e4c0 79#define CONFIG_HOSTNAME grxc3s1500
b3f44c21 80#define CONFIG_BOOTFILE "/uImage"
71d7e4c0
DH
81
82#define CONFIG_BOOTCOMMAND "run flash_self"
83
84/* Memory MAP
85 *
86 * Flash:
87 * |--------------------------------|
88 * | 0x00000000 Text & Data & BSS | *
89 * | for Monitor | *
90 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
91 * | UNUSED / Growth | * 256kb
92 * |--------------------------------|
93 * | 0x00050000 Base custom area | *
94 * | kernel / FS | *
95 * | | * Rest of Flash
96 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
97 * | END-0x00008000 Environment | * 32kb
98 * |--------------------------------|
99 *
100 *
101 *
102 * Main Memory:
103 * |--------------------------------|
104 * | UNUSED / scratch area |
105 * | |
106 * | |
107 * | |
108 * | |
109 * |--------------------------------|
110 * | Monitor .Text / .DATA / .BSS | * 256kb
111 * | Relocated! | *
112 * |--------------------------------|
113 * | Monitor Malloc | * 128kb (contains relocated environment)
114 * |--------------------------------|
115 * | Monitor/kernel STACK | * 64kb
116 * |--------------------------------|
117 * | Page Table for MMU systems | * 2k
118 * |--------------------------------|
119 * | PROM Code accessed from Linux | * 6kb-128b
120 * |--------------------------------|
121 * | Global data (avail from kernel)| * 128b
122 * |--------------------------------|
123 *
124 */
125
126/*
127 * Flash configuration (8,16 or 32 MB)
128 * TEXT base always at 0xFFF00000
129 * ENV_ADDR always at 0xFFF40000
130 * FLASH_BASE at 0xFC000000 for 64 MB
131 * 0xFE000000 for 32 MB
132 * 0xFF000000 for 16 MB
133 * 0xFF800000 for 8 MB
134 */
6d0f6bcf
JCPV
135/*#define CONFIG_SYS_NO_FLASH 1*/
136#define CONFIG_SYS_FLASH_BASE 0x00000000
137#define CONFIG_SYS_FLASH_SIZE 0x00800000
71d7e4c0
DH
138
139#define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */
6d0f6bcf
JCPV
140#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */
141#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
71d7e4c0 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
144#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
145#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
146#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
147#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
71d7e4c0
DH
148
149/*** CFI CONFIG ***/
6d0f6bcf 150#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
00b1883a 151#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 152#define CONFIG_SYS_FLASH_CFI
71d7e4c0 153/* Bypass cache when reading regs from flash memory */
6d0f6bcf 154#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
71d7e4c0 155/* Buffered writes (32byte/go) instead of single accesses */
6d0f6bcf 156#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
71d7e4c0
DH
157
158/*
159 * Environment settings
160 */
93f6d725 161/*#define CONFIG_ENV_IS_NOWHERE 1*/
5a1aceb0 162#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
163/* CONFIG_ENV_ADDR need to be at sector boundary */
164#define CONFIG_ENV_SIZE 0x8000
165#define CONFIG_ENV_SECT_SIZE 0x20000
6d0f6bcf 166#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
71d7e4c0
DH
167#define CONFIG_ENV_OVERWRITE 1
168
169/*
170 * Memory map
171 */
6d0f6bcf
JCPV
172#define CONFIG_SYS_SDRAM_BASE 0x40000000
173#define CONFIG_SYS_SDRAM_SIZE 0x4000000
174#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
71d7e4c0
DH
175
176/* no SRAM available */
6d0f6bcf
JCPV
177#undef CONFIG_SYS_SRAM_BASE
178#undef CONFIG_SYS_SRAM_SIZE
71d7e4c0
DH
179
180/* Always Run U-Boot from SDRAM */
6d0f6bcf
JCPV
181#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
182#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
183#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
71d7e4c0 184
25ddd1fb 185#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE)
71d7e4c0 186
25ddd1fb 187#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
6d0f6bcf 188#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
71d7e4c0 189
6d0f6bcf
JCPV
190#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
191#define CONFIG_SYS_STACK_SIZE (0x10000-32)
71d7e4c0 192
14d0a02a 193#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
194#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
195# define CONFIG_SYS_RAMBOOT 1
71d7e4c0
DH
196#endif
197
6d0f6bcf
JCPV
198#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
199#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
200#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
71d7e4c0 201
6d0f6bcf
JCPV
202#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
203#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
71d7e4c0
DH
204
205/* relocated monitor area */
6d0f6bcf
JCPV
206#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
207#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
71d7e4c0
DH
208
209/* make un relocated address from relocated address */
14d0a02a 210#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
71d7e4c0
DH
211
212/*
213 * Ethernet configuration
214 */
215#define CONFIG_GRETH 1
71d7e4c0 216
71d7e4c0
DH
217#define CONFIG_PHY_ADDR 0x00
218
219/*
220 * Miscellaneous configurable options
221 */
6d0f6bcf 222#define CONFIG_SYS_LONGHELP /* undef to save memory */
71d7e4c0 223#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 224#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
71d7e4c0 225#else
6d0f6bcf 226#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
71d7e4c0 227#endif
6d0f6bcf
JCPV
228#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
229#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
230#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
71d7e4c0 231
6d0f6bcf
JCPV
232#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
233#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
71d7e4c0 234
6d0f6bcf 235#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
71d7e4c0 236
71d7e4c0
DH
237/*
238 * Various low-level settings
239 */
240
241/*-----------------------------------------------------------------------
242 * USB stuff
243 *-----------------------------------------------------------------------
244 */
245#define CONFIG_USB_CLOCK 0x0001BBBB
246#define CONFIG_USB_CONFIG 0x00005000
247
248/***** Gaisler GRLIB IP-Cores Config ********/
249
6d0f6bcf 250#define CONFIG_SYS_GRLIB_SDRAM 0
71d7e4c0 251
cff009ed
DH
252/* No SDRAM Configuration */
253#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
254
71d7e4c0
DH
255/* See, GRLIB Docs (grip.pdf) on how to set up
256 * These the memory controller registers.
257 */
cff009ed
DH
258#define CONFIG_SYS_GRLIB_ESA_MCTRL1
259#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x000000ff | (1<<11))
260#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82206000
261#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x00136000
71d7e4c0 262
cff009ed
DH
263/* GRLIB FT-MCTRL configuration */
264#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
265#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x000000ff | (1<<11))
266#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82206000
267#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x00136000
71d7e4c0
DH
268
269/* no DDR controller */
cff009ed 270#undef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
71d7e4c0
DH
271
272/* no DDR2 Controller */
cff009ed 273#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
71d7e4c0 274
71d7e4c0
DH
275/* default kernel command line */
276#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
277
278#endif /* __CONFIG_H */