]>
Commit | Line | Data |
---|---|---|
ab68f921 DH |
1 | /* Configuration header file for LEON2 GRSIM. |
2 | * | |
3 | * (C) Copyright 2003-2005 | |
4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. | |
5 | * | |
c837901b FR |
6 | * (C) Copyright 2007, 2015 |
7 | * Daniel Hellstrom, Cobham Gaisler, daniel@gaisler.com. | |
ab68f921 | 8 | * |
3765b3e7 | 9 | * SPDX-License-Identifier: GPL-2.0+ |
ab68f921 DH |
10 | */ |
11 | ||
12 | #ifndef __CONFIG_H__ | |
13 | #define __CONFIG_H__ | |
14 | ||
15 | /* | |
16 | * High Level Configuration Options | |
17 | * (easy to change) | |
18 | * | |
19 | * Select between TSIM or GRSIM by setting CONFIG_GRSIM or CONFIG_TSIM to 1. | |
20 | * | |
21 | * TSIM command | |
22 | * tsim-leon -sdram 0 -ram 32000 -rom 8192 -mmu | |
23 | * | |
24 | */ | |
25 | ||
ab68f921 DH |
26 | #define CONFIG_GRSIM 0 /* ... not running on GRSIM */ |
27 | #define CONFIG_TSIM 1 /* ... running on TSIM */ | |
28 | ||
29 | /* CPU / AMBA BUS configuration */ | |
53677ef1 | 30 | #define CONFIG_SYS_CLK_FREQ 40000000 /* 40MHz */ |
ab68f921 | 31 | |
ab68f921 DH |
32 | /* |
33 | * Serial console configuration | |
34 | */ | |
35 | #define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */ | |
6d0f6bcf | 36 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
ab68f921 DH |
37 | |
38 | /* Partitions */ | |
39 | #define CONFIG_DOS_PARTITION | |
ab68f921 DH |
40 | #define CONFIG_ISO_PARTITION |
41 | ||
42 | /* | |
43 | * Supported commands | |
44 | */ | |
ab68f921 | 45 | #define CONFIG_CMD_DIAG |
64e809af | 46 | #define CONFIG_CMD_FPGA_LOADMK |
ab68f921 | 47 | #define CONFIG_CMD_IRQ |
ab68f921 | 48 | #define CONFIG_CMD_REGINFO |
ab68f921 DH |
49 | |
50 | /* | |
51 | * Autobooting | |
52 | */ | |
ab68f921 DH |
53 | |
54 | #define CONFIG_PREBOOT "echo;" \ | |
55 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ | |
56 | "echo" | |
57 | ||
58 | #undef CONFIG_BOOTARGS | |
ab68f921 DH |
59 | |
60 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
61 | "netdev=eth0\0" \ | |
62 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ | |
63 | "nfsroot=${serverip}:${rootpath}\0" \ | |
64 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ | |
65 | "addip=setenv bootargs ${bootargs} " \ | |
66 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ | |
67 | ":${hostname}:${netdev}:off panic=1\0" \ | |
68 | "flash_nfs=run nfsargs addip;" \ | |
69 | "bootm ${kernel_addr}\0" \ | |
70 | "flash_self=run ramargs addip;" \ | |
71 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ | |
72 | "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \ | |
73 | "rootpath=/export/roofs\0" \ | |
74 | "scratch=40000000\0" \ | |
3a2b9f28 | 75 | "getkernel=tftpboot $(scratch) $(bootfile)\0" \ |
ab68f921 DH |
76 | "bootargs=console=ttyS0,38400" \ |
77 | "" | |
78 | #define CONFIG_NETMASK 255.255.255.0 | |
79 | #define CONFIG_GATEWAYIP 192.168.0.1 | |
80 | #define CONFIG_SERVERIP 192.168.0.81 | |
81 | #define CONFIG_IPADDR 192.168.0.80 | |
8b3637c6 | 82 | #define CONFIG_ROOTPATH "/export/rootfs" |
ab68f921 | 83 | #define CONFIG_HOSTNAME grxc3s1500 |
b3f44c21 | 84 | #define CONFIG_BOOTFILE "/uImage" |
ab68f921 DH |
85 | |
86 | #define CONFIG_BOOTCOMMAND "run flash_self" | |
87 | ||
88 | /* Memory MAP | |
89 | * | |
90 | * Flash: | |
91 | * |--------------------------------| | |
92 | * | 0x00000000 Text & Data & BSS | * | |
93 | * | for Monitor | * | |
94 | * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| * | |
95 | * | UNUSED / Growth | * 256kb | |
96 | * |--------------------------------| | |
97 | * | 0x00050000 Base custom area | * | |
98 | * | kernel / FS | * | |
99 | * | | * Rest of Flash | |
100 | * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| | |
101 | * | END-0x00008000 Environment | * 32kb | |
102 | * |--------------------------------| | |
103 | * | |
104 | * | |
105 | * | |
106 | * Main Memory: | |
107 | * |--------------------------------| | |
108 | * | UNUSED / scratch area | | |
109 | * | | | |
110 | * | | | |
111 | * | | | |
112 | * | | | |
113 | * |--------------------------------| | |
114 | * | Monitor .Text / .DATA / .BSS | * 256kb | |
115 | * | Relocated! | * | |
116 | * |--------------------------------| | |
117 | * | Monitor Malloc | * 128kb (contains relocated environment) | |
118 | * |--------------------------------| | |
119 | * | Monitor/kernel STACK | * 64kb | |
120 | * |--------------------------------| | |
121 | * | Page Table for MMU systems | * 2k | |
122 | * |--------------------------------| | |
123 | * | PROM Code accessed from Linux | * 6kb-128b | |
124 | * |--------------------------------| | |
125 | * | Global data (avail from kernel)| * 128b | |
126 | * |--------------------------------| | |
127 | * | |
128 | */ | |
129 | ||
130 | /* | |
131 | * Flash configuration (8,16 or 32 MB) | |
132 | * TEXT base always at 0xFFF00000 | |
133 | * ENV_ADDR always at 0xFFF40000 | |
134 | * FLASH_BASE at 0xFC000000 for 64 MB | |
135 | * 0xFE000000 for 32 MB | |
136 | * 0xFF000000 for 16 MB | |
137 | * 0xFF800000 for 8 MB | |
138 | */ | |
6d0f6bcf JCPV |
139 | #define CONFIG_SYS_NO_FLASH 1 |
140 | #define CONFIG_SYS_FLASH_BASE 0x00000000 | |
141 | #define CONFIG_SYS_FLASH_SIZE 0x00800000 | |
0e8d1586 | 142 | #define CONFIG_ENV_SIZE 0x8000 |
ab68f921 | 143 | |
6d0f6bcf | 144 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SIZE) |
ab68f921 DH |
145 | |
146 | #define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */ | |
6d0f6bcf JCPV |
147 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */ |
148 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ | |
ab68f921 | 149 | |
6d0f6bcf JCPV |
150 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
151 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ | |
152 | #define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */ | |
153 | #define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */ | |
ab68f921 DH |
154 | |
155 | #ifdef ENABLE_FLASH_SUPPORT | |
156 | /* For use with grsim FLASH emulation extension */ | |
6d0f6bcf | 157 | #define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
ab68f921 DH |
158 | |
159 | #undef CONFIG_FLASH_8BIT /* Flash is 32-bit */ | |
160 | ||
161 | /*** CFI CONFIG ***/ | |
6d0f6bcf | 162 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT |
00b1883a | 163 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf | 164 | #define CONFIG_SYS_FLASH_CFI |
ab68f921 DH |
165 | #endif |
166 | ||
167 | /* | |
168 | * Environment settings | |
169 | */ | |
93f6d725 | 170 | #define CONFIG_ENV_IS_NOWHERE 1 |
5a1aceb0 | 171 | /*#define CONFIG_ENV_IS_IN_FLASH*/ |
0e8d1586 JCPV |
172 | /*#define CONFIG_ENV_SIZE 0x8000*/ |
173 | #define CONFIG_ENV_SECT_SIZE 0x40000 | |
ab68f921 DH |
174 | #define CONFIG_ENV_OVERWRITE 1 |
175 | ||
176 | /* | |
177 | * Memory map | |
178 | */ | |
6d0f6bcf JCPV |
179 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
180 | #define CONFIG_SYS_SDRAM_SIZE 0x00800000 | |
181 | #define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE) | |
ab68f921 DH |
182 | |
183 | /* no SRAM available */ | |
6d0f6bcf JCPV |
184 | #undef CONFIG_SYS_SRAM_BASE |
185 | #undef CONFIG_SYS_SRAM_SIZE | |
ab68f921 | 186 | |
ab68f921 | 187 | /* Always Run U-Boot from SDRAM */ |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE |
189 | #define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE | |
190 | #define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END | |
ab68f921 | 191 | |
25ddd1fb | 192 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE) |
ab68f921 | 193 | |
25ddd1fb | 194 | #define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 195 | #define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE) |
ab68f921 | 196 | |
6d0f6bcf JCPV |
197 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32) |
198 | #define CONFIG_SYS_STACK_SIZE (0x10000-32) | |
ab68f921 | 199 | |
14d0a02a | 200 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
6d0f6bcf JCPV |
201 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
202 | # define CONFIG_SYS_RAMBOOT 1 | |
ab68f921 DH |
203 | #endif |
204 | ||
6d0f6bcf JCPV |
205 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
206 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ | |
207 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
ab68f921 | 208 | |
6d0f6bcf JCPV |
209 | #define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE) |
210 | #define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN) | |
ab68f921 DH |
211 | |
212 | /* relocated monitor area */ | |
6d0f6bcf JCPV |
213 | #define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE |
214 | #define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN) | |
ab68f921 DH |
215 | |
216 | /* make un relocated address from relocated address */ | |
14d0a02a | 217 | #define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE)) |
ab68f921 DH |
218 | |
219 | /* | |
220 | * Ethernet configuration | |
221 | */ | |
222 | /*#define CONFIG_GRETH 1*/ | |
ab68f921 | 223 | |
ab68f921 DH |
224 | /* |
225 | * Define CONFIG_GRETH_10MBIT to force GRETH at 10Mb/s | |
226 | */ | |
227 | /* #define CONFIG_GRETH_10MBIT 1 */ | |
228 | #define CONFIG_PHY_ADDR 0x00 | |
229 | ||
230 | /* | |
231 | * Miscellaneous configurable options | |
232 | */ | |
6d0f6bcf | 233 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
ab68f921 | 234 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 235 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
ab68f921 | 236 | #else |
6d0f6bcf | 237 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
ab68f921 | 238 | #endif |
6d0f6bcf JCPV |
239 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
240 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
241 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
ab68f921 | 242 | |
6d0f6bcf JCPV |
243 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
244 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ | |
ab68f921 | 245 | |
6d0f6bcf | 246 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
ab68f921 | 247 | |
ab68f921 DH |
248 | /***** Gaisler GRLIB IP-Cores Config ********/ |
249 | ||
6d0f6bcf JCPV |
250 | #define CONFIG_SYS_GRLIB_SDRAM 0 |
251 | #define CONFIG_SYS_GRLIB_MEMCFG1 (0x000000ff | (1<<11)) | |
ab68f921 | 252 | #if CONFIG_GRSIM |
6d0f6bcf | 253 | #define CONFIG_SYS_GRLIB_MEMCFG2 0x82206000 |
ab68f921 | 254 | #else |
6d0f6bcf | 255 | #define CONFIG_SYS_GRLIB_MEMCFG2 0x00001820 |
ab68f921 | 256 | #endif |
6d0f6bcf | 257 | #define CONFIG_SYS_GRLIB_MEMCFG3 0x00136000 |
ab68f921 DH |
258 | |
259 | /*** LEON2 UART 1 ***/ | |
1aeed8d7 | 260 | |
ab68f921 DH |
261 | /* UART1 Define to 1 or 0 */ |
262 | #define LEON2_UART1_LOOPBACK_ENABLE 0 | |
263 | #define LEON2_UART1_FLOWCTRL_ENABLE 0 | |
264 | #define LEON2_UART1_PARITY_ENABLE 0 | |
265 | #define LEON2_UART1_ODDPAR_ENABLE 0 | |
266 | ||
267 | /*** LEON2 UART 2 ***/ | |
268 | ||
ab68f921 DH |
269 | /* UART2 Define to 1 or 0 */ |
270 | #define LEON2_UART2_LOOPBACK_ENABLE 0 | |
271 | #define LEON2_UART2_FLOWCTRL_ENABLE 0 | |
272 | #define LEON2_UART2_PARITY_ENABLE 0 | |
273 | #define LEON2_UART2_ODDPAR_ENABLE 0 | |
274 | ||
275 | #define LEON_CONSOLE_UART1 1 | |
276 | #define LEON_CONSOLE_UART2 2 | |
277 | ||
278 | /* Use UART2 as console */ | |
279 | #define LEON2_CONSOLE_SELECT LEON_CONSOLE_UART1 | |
280 | ||
281 | /* LEON2 I/O Port */ | |
282 | /*#define LEON2_IO_PORT_DIR 0x0000aa00*/ | |
283 | ||
284 | /* default kernel command line */ | |
285 | #define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0" | |
286 | ||
ab68f921 | 287 | #endif /* __CONFIG_H */ |