]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/koelsch.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / koelsch.h
CommitLineData
1251e490
NI
1/*
2 * include/configs/koelsch.h
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 *
6 * SPDX-License-Identifier: GPL-2.0
7 */
8
9#ifndef __KOELSCH_H
10#define __KOELSCH_H
11
12#undef DEBUG
1251e490 13#define CONFIG_R8A7791
1cc95f6e 14#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Koelsch"
1251e490 15
5ca6dfe6 16#include "rcar-gen2-common.h"
b6c96f7f 17
1cc95f6e 18#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
69191fed
NI
19#define CONFIG_SYS_TEXT_BASE 0x70000000
20#else
c71b4dd2 21#define CONFIG_SYS_TEXT_BASE 0xE6304000
69191fed
NI
22#endif
23
1251e490 24/* STACK */
1cc95f6e 25#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
69191fed
NI
26#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
27#else
28#define CONFIG_SYS_INIT_SP_ADDR 0xE633fffC
29#endif
30
31#define STACK_AREA_SIZE 0xC000
1251e490
NI
32#define LOW_LEVEL_MERAM_STACK \
33 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
34
35/* MEMORY */
5ca6dfe6
NI
36#define RCAR_GEN2_SDRAM_BASE 0x40000000
37#define RCAR_GEN2_SDRAM_SIZE (2048u * 1024 * 1024)
38#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
1251e490
NI
39
40/* SCIF */
41#define CONFIG_SCIF_CONSOLE
1251e490
NI
42
43/* FLASH */
c71b4dd2
NI
44#define CONFIG_SYS_NO_FLASH
45#define CONFIG_SPI
46#define CONFIG_SH_QSPI
1251e490 47
90362c0c 48/* SH Ether */
90362c0c
NI
49#define CONFIG_SH_ETHER
50#define CONFIG_SH_ETHER_USE_PORT 0
51#define CONFIG_SH_ETHER_PHY_ADDR 0x1
52#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
53#define CONFIG_SH_ETHER_CACHE_WRITEBACK
54#define CONFIG_SH_ETHER_CACHE_INVALIDATE
55#define CONFIG_PHYLIB
56#define CONFIG_PHY_MICREL
57#define CONFIG_BITBANGMII
58#define CONFIG_BITBANGMII_MULTI
59#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
60
1251e490 61/* Board Clock */
ae8e1d9d
NI
62#define RMOBILE_XTAL_CLK 20000000u
63#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
64#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2)
1251e490 65#define CONFIG_SYS_TMU_CLK_DIV 4
1251e490 66
bb611cce 67/* i2c */
bb611cce
NI
68#define CONFIG_SYS_I2C
69#define CONFIG_SYS_I2C_SH
70#define CONFIG_SYS_I2C_SLAVE 0x7F
71#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
bb611cce 72#define CONFIG_SYS_I2C_SH_SPEED0 400000
bb611cce 73#define CONFIG_SYS_I2C_SH_SPEED1 400000
bb611cce
NI
74#define CONFIG_SYS_I2C_SH_SPEED2 400000
75#define CONFIG_SH_I2C_DATA_HIGH 4
76#define CONFIG_SH_I2C_DATA_LOW 5
77#define CONFIG_SH_I2C_CLOCK 10000000
78
b8f383b8
NI
79#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
80
aa44ae32
NI
81/* USB */
82#define CONFIG_USB_EHCI
83#define CONFIG_USB_EHCI_RMOBILE
5906fade 84#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
aa44ae32 85
8e2e5886
NI
86/* Module stop status bits */
87/* INTC-RT */
88#define CONFIG_SMSTP0_ENA 0x00400000
89/* MSIF*/
90#define CONFIG_SMSTP2_ENA 0x00002000
91/* INTC-SYS, IRQC */
92#define CONFIG_SMSTP4_ENA 0x00000180
93/* SCIF0 */
94#define CONFIG_SMSTP7_ENA 0x00200000
95
11e32910 96/* SD */
11e32910
NI
97#define CONFIG_GENERIC_MMC
98#define CONFIG_SH_SDHI_FREQ 97500000
99
1251e490 100#endif /* __KOELSCH_H */