]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/korat.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / korat.h
CommitLineData
87dc0968 1/*
a87fb1b3 2 * (C) Copyright 2007-2009
87dc0968
LJ
3 * Larry Johnson, lrj@acm.org
4 *
5 * (C) Copyright 2006-2007
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
8 * (C) Copyright 2006
9 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
10 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
11 *
1a459660 12 * SPDX-License-Identifier: GPL-2.0+
87dc0968
LJ
13 */
14
214398d9 15/*
87dc0968 16 * korat.h - configuration for Korat board
214398d9 17 */
87dc0968
LJ
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
214398d9 21/*
87dc0968 22 * High Level Configuration Options
214398d9
LJ
23 */
24#define CONFIG_440EPX 1 /* Specific PPC440EPx */
25#define CONFIG_4xx 1 /* ... PPC4xx family */
87dc0968
LJ
26#define CONFIG_SYS_CLK_FREQ 33333333
27
2ae18241
WD
28#ifdef CONFIG_KORAT_PERMANENT
29#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
30#else
31#define CONFIG_SYS_TEXT_BASE 0xF7F60000
32#endif
33
214398d9
LJ
34#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
35#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
87dc0968 36
214398d9 37/*
87dc0968 38 * Manufacturer's information serial EEPROM parameters
214398d9
LJ
39 */
40#define MAN_DATA_EEPROM_ADDR 0x53 /* EEPROM I2C address */
6433fa20
LJ
41#define MAN_INFO_FIELD 2
42#define MAN_INFO_LENGTH 9
87dc0968 43#define MAN_MAC_ADDR_FIELD 3
6433fa20 44#define MAN_MAC_ADDR_LENGTH 12
87dc0968 45
214398d9
LJ
46/*
47 * Base addresses -- Note these are effective addresses where the actual
48 * resources get mapped (not physical addresses).
49 */
6d0f6bcf
JCPV
50#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kiB for Monitor */
51#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kiB for malloc() */
52
53#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
54#define CONFIG_SYS_FLASH0_SIZE 0x01000000
55#define CONFIG_SYS_FLASH0_ADDR (-CONFIG_SYS_FLASH0_SIZE)
56#define CONFIG_SYS_FLASH1_TOP 0xF8000000
57#define CONFIG_SYS_FLASH1_MAX_SIZE 0x08000000
58#define CONFIG_SYS_FLASH1_ADDR (CONFIG_SYS_FLASH1_TOP - CONFIG_SYS_FLASH1_MAX_SIZE)
59#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH1_ADDR /* start of FLASH */
14d0a02a 60#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
61#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
62#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
63#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
64#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
1095493a 65#define CONFIG_SYS_PCI_MEMBASE2 (CONFIG_SYS_PCI_MEMBASE + 0x20000000)
87dc0968 66
6d0f6bcf
JCPV
67#define CONFIG_SYS_USB2D0_BASE 0xe0000100
68#define CONFIG_SYS_USB_DEVICE 0xe0000000
69#define CONFIG_SYS_USB_HOST 0xe0000400
70#define CONFIG_SYS_CPLD_BASE 0xc0000000
87dc0968 71
214398d9 72/*
87dc0968 73 * Initial RAM & stack pointer
214398d9 74 */
87dc0968 75/* 440EPx has 16KB of internal SRAM, so no need for D-Cache */
6d0f6bcf
JCPV
76#undef CONFIG_SYS_INIT_RAM_DCACHE
77#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
553f0982 78#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
25ddd1fb 79#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
800eb096 80#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
87dc0968 81
214398d9 82/*
87dc0968 83 * Serial Port
214398d9 84 */
550650dd
SR
85#define CONFIG_CONS_INDEX 1 /* Use UART0 */
86#define CONFIG_SYS_NS16550
87#define CONFIG_SYS_NS16550_SERIAL
88#define CONFIG_SYS_NS16550_REG_SIZE 1
89#define CONFIG_SYS_NS16550_CLK get_serial_clock()
6d0f6bcf 90#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
87dc0968 91#define CONFIG_BAUDRATE 115200
87dc0968 92
6d0f6bcf 93#define CONFIG_SYS_BAUDRATE_TABLE \
87dc0968
LJ
94 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
95
214398d9 96/*
87dc0968 97 * Environment
214398d9 98 */
5a1aceb0 99#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environ vars */
87dc0968 100
214398d9 101/*
87dc0968 102 * FLASH related
214398d9 103 */
6d0f6bcf 104#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 105#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
6433fa20 106#define CONFIG_FLASH_CFI_LEGACY /* Allow hard-coded config for FLASH0 */
87dc0968 107
6d0f6bcf 108#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1_ADDR, CONFIG_SYS_FLASH0_ADDR }
87dc0968 109
6d0f6bcf
JCPV
110#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
111#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max number of sectors on one chip */
87dc0968 112
6d0f6bcf
JCPV
113#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
114#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
87dc0968 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
117#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
87dc0968 118
6d0f6bcf
JCPV
119#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
120#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
87dc0968 121
0e8d1586 122#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 123#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH1_TOP - CONFIG_ENV_SECT_SIZE)
0e8d1586 124#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
87dc0968 125
6433fa20 126/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
127#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
128#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
87dc0968 129
214398d9 130/*
87dc0968 131 * DDR SDRAM
214398d9 132 */
214398d9
LJ
133#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
134#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
135#define CONFIG_ZERO_SDRAM /* Zero SDRAM after setup */
136#define CONFIG_DDR_ECC /* Use ECC when available */
87dc0968
LJ
137#define SPD_EEPROM_ADDRESS {0x50}
138#define CONFIG_PROG_SDRAM_TLB
a87fb1b3
LJ
139#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4 KiB as */
140 /* per 440EPx Errata CHIP_11 */
87dc0968 141
214398d9 142/*
87dc0968 143 * I2C
214398d9
LJ
144 */
145#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
146#undef CONFIG_SOFT_I2C /* I2C bit-banged */
d0b0dcaa 147#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
148#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
149#define CONFIG_SYS_I2C_SLAVE 0x7F
87dc0968 150
6d0f6bcf
JCPV
151#define CONFIG_SYS_I2C_MULTI_EEPROMS
152#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
153#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
154#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
155#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
87dc0968
LJ
156
157/* I2C RTC */
158#define CONFIG_RTC_M41T60 1
6d0f6bcf 159#define CONFIG_SYS_I2C_RTC_ADDR 0x68
87dc0968
LJ
160
161/* I2C SYSMON (LM73) */
214398d9
LJ
162#define CONFIG_DTT_LM73 1 /* National Semi's LM73 */
163#define CONFIG_DTT_SENSORS {2} /* Sensor addresses */
6d0f6bcf
JCPV
164#define CONFIG_SYS_DTT_MAX_TEMP 70
165#define CONFIG_SYS_DTT_MIN_TEMP -30
87dc0968
LJ
166
167#define CONFIG_PREBOOT "echo;" \
a87fb1b3 168 "echo Type \\\"run flash_cf\\\" to mount from CompactFlash(R);" \
87dc0968
LJ
169 "echo"
170
171#undef CONFIG_BOOTARGS
172
173/* Setup some board specific values for the default environment variables */
174#define CONFIG_HOSTNAME korat
87dc0968 175
6433fa20 176/* Note: kernel_addr and ramdisk_addr assume that FLASH1 is 64 MiB. */
47ce4a28 177#define CONFIG_EXTRA_ENV_SETTINGS \
a87fb1b3
LJ
178 "u_boot=korat/u-boot.bin\0" \
179 "load=tftp 200000 ${u_boot}\0" \
180 "update=protect off F7F60000 F7FBFFFF;erase F7F60000 F7FBFFFF;" \
181 "cp.b ${fileaddr} F7F60000 ${filesize};protect on " \
182 "F7F60000 F7FBFFFF\0" \
183 "upd=run load update\0" \
184 "bootfile=korat/uImage\0" \
185 "dtb=korat/korat.dtb\0" \
186 "kernel_addr=F4000000\0" \
187 "ramdisk_addr=F4400000\0" \
188 "dtb_addr=F41E0000\0" \
189 "udl=tftp 200000 ${bootfile}; erase F4000000 F41DFFFF; " \
190 "cp.b ${fileaddr} F4000000 ${filesize}\0" \
191 "udd=tftp 200000 ${dtb}; erase F41E0000 F41FFFFF; " \
192 "cp.b ${fileaddr} F41E0000 ${filesize}\0" \
193 "ll=setenv kernel_addr 200000; setenv dtb_addr 1000000; " \
194 "tftp ${kernel_addr} ${uImage}; tftp ${dtb_addr} " \
195 "${dtb}\0" \
196 "rd_size=73728\0" \
197 "ramargs=setenv bootargs root=/dev/ram rw " \
198 "ramdisk_size=${rd_size}\0" \
199 "usbdev=sda1\0" \
200 "usbargs=setenv bootargs root=/dev/${usbdev} ro rootdelay=10\0" \
201 "rootpath=/opt/eldk/ppc_4xxFP\0" \
87dc0968
LJ
202 "netdev=eth0\0" \
203 "nfsargs=setenv bootargs root=/dev/nfs rw " \
204 "nfsroot=${serverip}:${rootpath}\0" \
a87fb1b3
LJ
205 "pciclk=33\0" \
206 "addide=setenv bootargs ${bootargs} ide=reverse " \
207 "idebus=${pciclk}\0" \
87dc0968
LJ
208 "addip=setenv bootargs ${bootargs} " \
209 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
210 ":${hostname}:${netdev}:off panic=1\0" \
211 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
a87fb1b3
LJ
212 "flash_cf=run usbargs addide addip addtty; " \
213 "bootm ${kernel_addr} - ${dtb_addr}\0" \
214 "flash_nfs=run nfsargs addide addip addtty; " \
215 "bootm ${kernel_addr} - ${dtb_addr}\0" \
216 "flash_self=run ramargs addip addtty; " \
217 "bootm ${kernel_addr} ${ramdisk_addr} ${dtb_addr}\0" \
87dc0968 218 ""
a87fb1b3
LJ
219
220#define CONFIG_BOOTCOMMAND "run flash_cf"
87dc0968 221
214398d9 222#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
87dc0968 223
214398d9 224#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 225#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
87dc0968 226
96e21f86 227#define CONFIG_PPC4xx_EMAC
47ce4a28 228#define CONFIG_IBM_EMAC4_V4 1
214398d9
LJ
229#define CONFIG_MII 1 /* MII PHY management */
230#define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
87dc0968
LJ
231#define CONFIG_PHY_DYNAMIC_ANEG 1
232
6433fa20 233#undef CONFIG_PHY_RESET /* Don't do software PHY reset */
87dc0968
LJ
234#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
235
236#define CONFIG_HAS_ETH0
6d0f6bcf 237#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx */
214398d9 238 /* buffers & descriptors */
214398d9 239#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
87dc0968
LJ
240#define CONFIG_PHY1_ADDR 3
241
242/* USB */
243#define CONFIG_USB_OHCI
244#define CONFIG_USB_STORAGE
245
246/* Comment this out to enable USB 1.1 device */
247#define USB_2_0_DEVICE
248
249/* Partitions */
250#define CONFIG_MAC_PARTITION
251#define CONFIG_DOS_PARTITION
252#define CONFIG_ISO_PARTITION
253
254/*
255 * BOOTP options
256 */
257#define CONFIG_BOOTP_BOOTFILESIZE
258#define CONFIG_BOOTP_BOOTPATH
259#define CONFIG_BOOTP_GATEWAY
260#define CONFIG_BOOTP_HOSTNAME
261#define CONFIG_BOOTP_SUBNETMASK
262
263/*
264 * Command line configuration.
265 */
266#include <config_cmd_default.h>
267
268#define CONFIG_CMD_ASKENV
269#define CONFIG_CMD_DATE
270#define CONFIG_CMD_DHCP
271#define CONFIG_CMD_DTT
272#define CONFIG_CMD_DIAG
273#define CONFIG_CMD_EEPROM
274#define CONFIG_CMD_ELF
275#define CONFIG_CMD_FAT
276#define CONFIG_CMD_I2C
87dc0968
LJ
277#define CONFIG_CMD_IRQ
278#define CONFIG_CMD_MII
279#define CONFIG_CMD_NET
280#define CONFIG_CMD_NFS
281#define CONFIG_CMD_PCI
282#define CONFIG_CMD_PING
283#define CONFIG_CMD_REGINFO
284#define CONFIG_CMD_SDRAM
285#define CONFIG_CMD_USB
286
287/* POST support */
a87fb1b3
LJ
288#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
289 CONFIG_SYS_POST_CPU | \
290 CONFIG_SYS_POST_ECC | \
291 CONFIG_SYS_POST_ETHER | \
292 CONFIG_SYS_POST_FPU | \
293 CONFIG_SYS_POST_I2C | \
294 CONFIG_SYS_POST_MEMORY | \
295 CONFIG_SYS_POST_RTC | \
296 CONFIG_SYS_POST_SPR | \
6d0f6bcf
JCPV
297 CONFIG_SYS_POST_UART)
298
87dc0968 299#define CONFIG_LOGBUFFER
6d0f6bcf 300#define CONFIG_SYS_POST_CACHE_ADDR 0xC8000000 /* free virtual address */
87dc0968 301
6d0f6bcf 302#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
87dc0968
LJ
303
304#define CONFIG_SUPPORT_VFAT
305
214398d9 306/*
87dc0968 307 * Miscellaneous configurable options
214398d9 308 */
6d0f6bcf
JCPV
309#define CONFIG_SYS_LONGHELP /* undef to save memory */
310#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
87dc0968 311#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 312#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
87dc0968 313#else
6d0f6bcf 314#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
87dc0968 315#endif
6d0f6bcf 316#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
53677ef1 317 /* Print Buffer Size */
6d0f6bcf
JCPV
318#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
319#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
87dc0968 320
6d0f6bcf
JCPV
321#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
322#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
87dc0968 323
6d0f6bcf
JCPV
324#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
325#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
87dc0968 326
6d0f6bcf 327#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
87dc0968 328
214398d9
LJ
329#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
330#define CONFIG_LOOPW 1 /* enable loopw command */
331#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
332#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
333#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
87dc0968 334
6433fa20
LJ
335/*
336 * Korat-specific options
337 */
6d0f6bcf 338#define CONFIG_SYS_KORAT_MAN_RESET_MS 10000 /* timeout for manufacturer reset */
6433fa20 339
214398d9 340/*
87dc0968 341 * PCI stuff
214398d9 342 */
87dc0968 343/* General PCI */
214398d9 344#define CONFIG_PCI /* include pci support */
842033e6 345#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
214398d9 346#define CONFIG_PCI_PNP /* do pci plug-and-play */
6d0f6bcf 347#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
214398d9 348#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf
JCPV
349#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
350 /* CONFIG_SYS_PCI_MEMBASE */
87dc0968 351/* Board-specific PCI */
6d0f6bcf
JCPV
352#define CONFIG_SYS_PCI_TARGET_INIT
353#define CONFIG_SYS_PCI_MASTER_INIT
a760b020 354#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
87dc0968 355
6d0f6bcf
JCPV
356#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
357#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
87dc0968
LJ
358
359/*
214398d9
LJ
360 * For booting Linux, the board info and command line data have to be in the
361 * first 8 MB of memory, since this is the maximum mapped by the Linux kernel
362 * during initialization.
87dc0968 363 */
6d0f6bcf 364#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
87dc0968 365
214398d9 366/*
87dc0968 367 * External Bus Controller (EBC) Setup
214398d9 368 */
87dc0968
LJ
369
370/* Memory Bank 0 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
371#if CONFIG_SYS_FLASH0_SIZE == 0x01000000
372#define CONFIG_SYS_EBC_PB0AP 0x04017300
373#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH0_ADDR | 0x0009A000)
374#elif CONFIG_SYS_FLASH0_SIZE == 0x04000000
375#define CONFIG_SYS_EBC_PB0AP 0x04017300
376#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH0_ADDR | 0x000DA000)
6433fa20 377#else
6d0f6bcf 378#error Unable to configure chip select for current CONFIG_SYS_FLASH0_SIZE
6433fa20 379#endif
87dc0968
LJ
380
381/* Memory Bank 1 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
382#if CONFIG_SYS_FLASH1_MAX_SIZE == 0x08000000
383#define CONFIG_SYS_EBC_PB1AP 0x04017300
384#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FLASH1_ADDR | 0x000FA000)
6433fa20 385#else
6d0f6bcf 386#error Unable to configure chip select for current CONFIG_SYS_FLASH1_MAX_SIZE
6433fa20 387#endif
87dc0968
LJ
388
389/* Memory Bank 2 (CPLD) initialization */
6d0f6bcf
JCPV
390#define CONFIG_SYS_EBC_PB2AP 0x04017300
391#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_CPLD_BASE | 0x00038000)
87dc0968 392
214398d9 393/*
0ddd969a
LJ
394 * GPIO Setup
395 *
396 * Korat GPIO usage:
397 *
398 * Init.
399 * Pin Source I/O value Function
400 * ------ ------ --- ----- ---------------------------------
401 * GPIO00 Alt1 I/O x PerAddr07
402 * GPIO01 Alt1 I/O x PerAddr06
403 * GPIO02 Alt1 I/O x PerAddr05
404 * GPIO03 GPIO x x GPIO03 to expansion bus connector
405 * GPIO04 GPIO x x GPIO04 to expansion bus connector
406 * GPIO05 GPIO x x GPIO05 to expansion bus connector
407 * GPIO06 Alt1 O x PerCS1 (2nd NOR flash)
408 * GPIO07 Alt1 O x PerCS2 (CPLD)
409 * GPIO08 Alt1 O x PerCS3 to expansion bus connector
410 * GPIO09 Alt1 O x PerCS4 to expansion bus connector
411 * GPIO10 Alt1 O x PerCS5 to expansion bus connector
412 * GPIO11 Alt1 I x PerErr
413 * GPIO12 GPIO O 0 ATMega !Reset
a87fb1b3 414 * GPIO13 GPIO x x Test Point 2 (TP2)
0ddd969a
LJ
415 * GPIO14 GPIO O 1 Write protect EEPROM #1 (0xA8)
416 * GPIO15 GPIO O 0 CPU Run LED !On
417 * GPIO16 Alt1 O x GMC1TxD0
418 * GPIO17 Alt1 O x GMC1TxD1
419 * GPIO18 Alt1 O x GMC1TxD2
420 * GPIO19 Alt1 O x GMC1TxD3
421 * GPIO20 Alt1 I x RejectPkt0
422 * GPIO21 Alt1 I x RejectPkt1
423 * GPIO22 GPIO I x PGOOD_DDR
424 * GPIO23 Alt1 O x SCPD0
425 * GPIO24 Alt1 O x GMC0TxD2
426 * GPIO25 Alt1 O x GMC0TxD3
427 * GPIO26 GPIO? I/O x IIC0SDA (selected in SDR0_PFC4)
428 * GPIO27 GPIO O 0 PHY #0 1000BASE-X select
429 * GPIO28 GPIO O 0 PHY #1 1000BASE-X select
430 * GPIO29 GPIO I x Test jumper !Present
431 * GPIO30 GPIO I x SFP module #0 !Present
432 * GPIO31 GPIO I x SFP module #1 !Present
433 *
434 * GPIO32 GPIO O 1 SFP module #0 Tx !Enable
435 * GPIO33 GPIO O 1 SFP module #1 Tx !Enable
436 * GPIO34 Alt2 I x !UART1_CTS
437 * GPIO35 Alt2 O x !UART1_RTS
438 * GPIO36 Alt1 I x !UART0_CTS
439 * GPIO37 Alt1 O x !UART0_RTS
440 * GPIO38 Alt2 O x UART1_Tx
441 * GPIO39 Alt2 I x UART1_Rx
442 * GPIO40 Alt1 I x IRQ0 (Ethernet 0)
443 * GPIO41 Alt1 I x IRQ1 (Ethernet 1)
444 * GPIO42 Alt1 I x IRQ2 (PCI interrupt)
445 * GPIO43 Alt1 I x IRQ3 (System Alert from CPLD)
446 * GPIO44 xxxx x x (grounded through pulldown)
447 * GPIO45 GPIO O 0 PHY #0 Enable
448 * GPIO46 GPIO O 0 PHY #1 Enable
449 * GPIO47 GPIO I x Reset switch !Pressed
450 * GPIO48 GPIO I x Shutdown switch !Pressed
451 * GPIO49 xxxx x x (reserved for trace port)
452 * . . . . .
453 * . . . . .
454 * . . . . .
455 * GPIO63 xxxx x x (reserved for trace port)
214398d9 456 */
0ddd969a 457
6d0f6bcf
JCPV
458#define CONFIG_SYS_GPIO_ATMEGA_RESET_ 12
459#define CONFIG_SYS_GPIO_ATMEGA_SS_ 13
460#define CONFIG_SYS_GPIO_PHY0_FIBER_SEL 27
461#define CONFIG_SYS_GPIO_PHY1_FIBER_SEL 28
462#define CONFIG_SYS_GPIO_SFP0_PRESENT_ 30
463#define CONFIG_SYS_GPIO_SFP1_PRESENT_ 31
464#define CONFIG_SYS_GPIO_SFP0_TX_EN_ 32
465#define CONFIG_SYS_GPIO_SFP1_TX_EN_ 33
466#define CONFIG_SYS_GPIO_PHY0_EN 45
467#define CONFIG_SYS_GPIO_PHY1_EN 46
468#define CONFIG_SYS_GPIO_RESET_PRESSED_ 47
0ddd969a 469
214398d9 470/*
0ddd969a
LJ
471 * PPC440 GPIO Configuration
472 */
6d0f6bcf 473#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
0ddd969a
LJ
474{ \
475/* GPIO Core 0 */ \
476{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
477{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
478{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
479{GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
480{GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
481{GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
482{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
483{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
484{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
485{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
486{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
487{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
488{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
a87fb1b3 489{GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
0ddd969a
LJ
490{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
491{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
492{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
493{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
494{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
495{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
496{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
497{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
498{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
499{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
500{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
501{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
502{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
503{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
504{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
505{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
506{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
507{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
508}, \
509{ \
510/* GPIO Core 1 */ \
511{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
512{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
513{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
514{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
515{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
516{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
517{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
518{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
519{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
520{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
521{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
522{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
523{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
524{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
525{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
526{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
527{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
528{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
529{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
530{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
531{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
532{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
533{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
534{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
535{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
536{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
537{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
538{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
539{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
540{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
541{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
542{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
543} \
544}
545
87dc0968 546#if defined(CONFIG_CMD_KGDB)
214398d9
LJ
547#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
548#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
87dc0968 549#endif
214398d9 550
47ce4a28
LJ
551/* Pass open firmware flat tree */
552#define CONFIG_OF_LIBFDT 1
553#define CONFIG_OF_BOARD_SETUP 1
554
87dc0968 555#endif /* __CONFIG_H */